Rev. 3.00 Sep. 27, 2007 Page xvi of xx
12.4.4
Multiprocessor Communication Function ............................................................ 463
12.4.5
Multiprocessor Serial Data Transmission ............................................................. 465
12.4.6
Multiprocessor Serial Data Reception .................................................................. 466
12.5
SCI Interrupt Sources......................................................................................................... 469
12.6
Serial Port Register (SCSPTR) and SCI Pins .................................................................... 470
12.7
Usage Notes ....................................................................................................................... 471
12.7.1
SCTDR Writing and TDRE Flag.......................................................................... 471
12.7.2
Multiple Receive Error Occurrence ...................................................................... 471
12.7.3
Break Detection and Processing ........................................................................... 472
12.7.4
Sending a Break Signal......................................................................................... 472
12.7.5
Receive Data Sampling Timing and Receive Margin (Asynchronous Mode) ...... 472
12.7.6
Note on Using External Clock in Clock Synchronous Mode................................ 474
12.7.7
Module Standby Mode Setting ............................................................................. 474
Section 13 A/D Converter (ADC) ..................................................................... 475
13.1
Features.............................................................................................................................. 475
13.2
Input/Output Pins ............................................................................................................... 477
13.3
Register Descriptions ......................................................................................................... 478
13.3.1
A/D Data Registers 0 to 7 (ADDR0 to ADDR7) .................................................. 479
13.3.2
A/D Control/Status Registers_0 and _1 (ADCSR_0 and ADCSR_1) .................. 479
13.3.3
A/D Control Registers_0 and _1 (ADCR_0 and ADCR_1) ................................. 482
13.3.4
A/D Trigger Select Register_0 (ADTSR_0) ......................................................... 484
13.4
Operation ........................................................................................................................... 488
13.4.1
Single Mode.......................................................................................................... 488
13.4.2
Continuous Scan Mode......................................................................................... 488
13.4.3
Single-Cycle Scan Mode ...................................................................................... 489
13.4.4
Input Sampling and A/D Conversion Time .......................................................... 489
13.4.5
A/D Converter Activation by MTU2 .................................................................... 492
13.4.6
External Trigger Input Timing.............................................................................. 492
13.4.7
2-Channel Scanning.............................................................................................. 493
13.5
Interrupt Sources................................................................................................................ 494
13.6
Definitions of A/D Conversion Accuracy.......................................................................... 495
13.7
Usage Notes ....................................................................................................................... 498
13.7.1
Module Standby Mode Setting ............................................................................. 498
13.7.2
Permissible Signal Source Impedance .................................................................. 498
13.7.3
Influences on Absolute Accuracy ......................................................................... 498
13.7.4
Range of Analog Power Supply and Other Pin Settings....................................... 499
13.7.5
Notes on Board Design ......................................................................................... 499
13.7.6
Notes on Noise Countermeasures ......................................................................... 500
Содержание SH7124 R5F7124
Страница 2: ...Rev 3 00 Sep 27 2007 Page ii of xx ...
Страница 8: ...Rev 3 00 Sep 27 2007 Page viii of xx ...
Страница 36: ...Section 1 Overview Rev 3 00 Sep 27 2007 Page 16 of 758 REJ09B0243 0300 ...
Страница 68: ...Section 2 CPU Rev 3 00 Sep 27 2007 Page 48 of 758 REJ09B0243 0300 ...
Страница 108: ...Section 5 Exception Handling Rev 3 00 Sep 27 2007 Page 88 of 758 REJ09B0243 0300 ...
Страница 166: ...Section 7 User Break Controller UBC Rev 3 00 Sep 27 2007 Page 146 of 758 REJ09B0243 0300 ...
Страница 400: ...Section 9 Multi Function Timer Pulse Unit 2 MTU2 Rev 3 00 Sep 27 2007 Page 380 of 758 REJ09B0243 0300 ...
Страница 724: ...Section 20 List of Registers Rev 3 00 Sep 27 2007 Page 704 of 758 REJ09B0243 0300 ...
Страница 772: ...Rev 3 00 Sep 27 2007 Page 752 of 758 REJ09B0243 0300 ...
Страница 778: ...Rev 3 00 Sep 27 2007 Page 758 of 758 REJ09B0243 0300 ...
Страница 781: ......
Страница 782: ...SH7125 Group SH7124 Group Hardware Manual ...