Section 15 Pin Function Controller (PFC)
Rev. 3.00 Sep. 27, 2007 Page 526 of 758
REJ09B0243-0300
Bit Bit
Name
Initial
Value
R/W Description
10
9
8
PA2MD2
PA2MD1
PA2MD0
0
0
0
R/W
R/W
R/W
PA2 Mode
Select the function of the PA2/IRQ0/SCK0 pin.
000: PA2 I/O (port)
001: SCK0 I/O (SCI)
011: IRQ0 input (INTC)
Other than above: Setting prohibited
7
0
R
Reserved
This bit is always read as 0. The write value should
always be 0.
6
5
4
PA1MD2
PA1MD1
PA1MD0
0
0
0
R/W
R/W
R/W
PA1 Mode
Select the function of the PA1/
POE1
/TXD0 pin.
000: PA1 I/O (port)
001: TXD0 output (SCI)
111:
POE1
input (POE)
Other than above: Setting prohibited
3
0
R
Reserved
This bit is always read as 0. The write value should
always be 0.
2
1
0
PA0MD2
PA0MD1
PA0MD0
0
0
0
R/W
R/W
R/W
PA0 Mode
Select the function of the PA0/
POE0
/RXD0 pin.
000: PA0 I/O (port)
001: RXD0 input (SCI)
111:
POE0
input (POE)
Other than above: Setting prohibited
Содержание SH7124 R5F7124
Страница 2: ...Rev 3 00 Sep 27 2007 Page ii of xx ...
Страница 8: ...Rev 3 00 Sep 27 2007 Page viii of xx ...
Страница 36: ...Section 1 Overview Rev 3 00 Sep 27 2007 Page 16 of 758 REJ09B0243 0300 ...
Страница 68: ...Section 2 CPU Rev 3 00 Sep 27 2007 Page 48 of 758 REJ09B0243 0300 ...
Страница 108: ...Section 5 Exception Handling Rev 3 00 Sep 27 2007 Page 88 of 758 REJ09B0243 0300 ...
Страница 166: ...Section 7 User Break Controller UBC Rev 3 00 Sep 27 2007 Page 146 of 758 REJ09B0243 0300 ...
Страница 400: ...Section 9 Multi Function Timer Pulse Unit 2 MTU2 Rev 3 00 Sep 27 2007 Page 380 of 758 REJ09B0243 0300 ...
Страница 724: ...Section 20 List of Registers Rev 3 00 Sep 27 2007 Page 704 of 758 REJ09B0243 0300 ...
Страница 772: ...Rev 3 00 Sep 27 2007 Page 752 of 758 REJ09B0243 0300 ...
Страница 778: ...Rev 3 00 Sep 27 2007 Page 758 of 758 REJ09B0243 0300 ...
Страница 781: ......
Страница 782: ...SH7125 Group SH7124 Group Hardware Manual ...