Section 2 CPU
Rev. 3.00 Sep. 27, 2007 Page 45 of 758
REJ09B0243-0300
Instruction Operation Code
Execution
Cycles
T Bit
STS MACH,Rn
MACH
→
Rn
0000nnnn00001010
1
STS MACL,Rn
MACL
→
Rn
0000nnnn00011010
1
STS PR,Rn
PR
→
Rn
0000nnnn00101010
1
STS.L MACH,@
–
Rn
Rn–4
→
Rn, MACH
→
(Rn)
0100nnnn00000010
1
STS.L MACL,@
–
Rn
Rn–4
→
Rn, MACL
→
(Rn)
0100nnnn00010010
1
STS.L PR,@
–
Rn
Rn–4
→
Rn, PR
→
(Rn)
0100nnnn00100010
1
TRAPA #imm
PC
/
SR
→
Stack area,
(imm
×
4 + VBR)
→
PC
11000011iiiiiiii
8
Note:
*
Number of execution cycles until this LSI enters sleep mode.
About the number of execution cycles:
The table lists the minimum number of execution cycles. In practice, the number of
execution cycles will be increased depending on the conditions such as:
•
When there is a conflict between instruction fetch and data access
•
When the destination register of a load instruction (memory
→
register) is also used
by the instruction immediately after the load instruction.
Содержание SH7124 R5F7124
Страница 2: ...Rev 3 00 Sep 27 2007 Page ii of xx ...
Страница 8: ...Rev 3 00 Sep 27 2007 Page viii of xx ...
Страница 36: ...Section 1 Overview Rev 3 00 Sep 27 2007 Page 16 of 758 REJ09B0243 0300 ...
Страница 68: ...Section 2 CPU Rev 3 00 Sep 27 2007 Page 48 of 758 REJ09B0243 0300 ...
Страница 108: ...Section 5 Exception Handling Rev 3 00 Sep 27 2007 Page 88 of 758 REJ09B0243 0300 ...
Страница 166: ...Section 7 User Break Controller UBC Rev 3 00 Sep 27 2007 Page 146 of 758 REJ09B0243 0300 ...
Страница 400: ...Section 9 Multi Function Timer Pulse Unit 2 MTU2 Rev 3 00 Sep 27 2007 Page 380 of 758 REJ09B0243 0300 ...
Страница 724: ...Section 20 List of Registers Rev 3 00 Sep 27 2007 Page 704 of 758 REJ09B0243 0300 ...
Страница 772: ...Rev 3 00 Sep 27 2007 Page 752 of 758 REJ09B0243 0300 ...
Страница 778: ...Rev 3 00 Sep 27 2007 Page 758 of 758 REJ09B0243 0300 ...
Страница 781: ......
Страница 782: ...SH7125 Group SH7124 Group Hardware Manual ...