Section 10 Port Output Enable (POE)
Rev. 3.00 Sep. 27, 2007 Page 394 of 758
REJ09B0243-0300
Bit Bit
Name
Initial
value
R/W Description
0 MTU2PE0ZE
0 R/W
*
MTU2 PE0 High-Impedance Enable
This bit specifies whether to place the PE0/TIOC1A
pin for channel 0 in the MTU2 in high-impedance
state when either POE8F or MTU2CH0HIZ bit is set
to 1.
0: Does not place the pin in high-impedance state
1: Places the pin in high-impedance state
Note:
*
Can be modified only once after a power-on reset.
10.3.6
Port Output Enable Control Register 2 (POECR2)
POECR2 is a 16-bit readable/writable register that controls high-impedance state of the pins.
Bit:
Initial value:
R/W:
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
0
1
1
1
0
1
1
1
0
0
0
0
0
0
0
0
R
R/W
*
R/W
*
R/W
*
R
R/W
*
R/W
*
R/W
*
R
R
R
R
R
R
R
R
-
-
-
-
-
-
-
-
-
Note:
Can be modified only once after a power-on reset.
*
-
MTU2
P1CZE
MTU2
P2CZE
MTU2
P3CZE
-
-
-
Bit Bit
Name
Initial
value
R/W Description
15 —
0
R Reserved
This bit is always read as 0. The write value should
always be 0.
14 MTU2P1CZE
1
R/W
*
MTU2 Port 1 Output Comparison/High-Impedance
Enable
This bit specifies whether to compare output levels for
the MTU2 high-current PE9/TIOC3B and
PE11/TIOC3D pins and to place them in high-
impedance state when the OSF1 bit is set to 1 while
the OEC1 bit is 1 or when any one of the POE0F,
POE1F, POE3F, and MTU2CH34HIZ bits is set to 1.
0: Does not compare output levels or place the pins in
high-impedance state
1: Compares output levels and places the pins in
high-impedance state
Содержание SH7124 R5F7124
Страница 2: ...Rev 3 00 Sep 27 2007 Page ii of xx ...
Страница 8: ...Rev 3 00 Sep 27 2007 Page viii of xx ...
Страница 36: ...Section 1 Overview Rev 3 00 Sep 27 2007 Page 16 of 758 REJ09B0243 0300 ...
Страница 68: ...Section 2 CPU Rev 3 00 Sep 27 2007 Page 48 of 758 REJ09B0243 0300 ...
Страница 108: ...Section 5 Exception Handling Rev 3 00 Sep 27 2007 Page 88 of 758 REJ09B0243 0300 ...
Страница 166: ...Section 7 User Break Controller UBC Rev 3 00 Sep 27 2007 Page 146 of 758 REJ09B0243 0300 ...
Страница 400: ...Section 9 Multi Function Timer Pulse Unit 2 MTU2 Rev 3 00 Sep 27 2007 Page 380 of 758 REJ09B0243 0300 ...
Страница 724: ...Section 20 List of Registers Rev 3 00 Sep 27 2007 Page 704 of 758 REJ09B0243 0300 ...
Страница 772: ...Rev 3 00 Sep 27 2007 Page 752 of 758 REJ09B0243 0300 ...
Страница 778: ...Rev 3 00 Sep 27 2007 Page 758 of 758 REJ09B0243 0300 ...
Страница 781: ......
Страница 782: ...SH7125 Group SH7124 Group Hardware Manual ...