Rev. 3.00 Sep. 27, 2007 Page 745 of 758
REJ09B0243-0300
Item
Page Revision (See Manual for Details)
12.4.3 Clock Synchronous Mode
(Channel 1 in the SH7124 is not
Available)
455 Added
When only reception is performed, the synchronous
clock continues to be output until an overrun error
occurs or the RE bit is cleared to 0. For the reception of
n characters, select the external clock as the clock
source. If the internal clock has to be used, set RE and
TE to 1, then transmit n characters of dummy data at
the same time as receiving the n characters of data.
12.4.4 Multiprocessor
Communication Function
463 Amended
On reception of receive character with a 1
multiprocessor bit, the MPB bit in SCSSR is set to 1
and the MPIE bit is automatically cleared, thus normal
reception is resumed.
12.4.5 Multiprocessor Serial Data
Transmission
465 Description
added.
12.7.4 Sending a Break Signal
472
Description of the SPB0IO bit deleted.
13.4.2 Continuous Scan Mode
488
Deleted
In 2-channel scan mode, since the channels are divided
into group 0 and group 1, even though group 0 is
operating in continuous scan mode, the contents of the
A/D data registers for group 1 are retained. Similarly,
even though group 1 is operating in continuous scan
mode, the contents of the A/D data registers for group 0
are retained. Note that a group 1 conversion request
issued during group 0 A/D conversion is ignored.
Specify different trigger sources for the group 0 and
group 1 conversion requests so that a group 0
conversion request is not generated simultaneously
with a group 1 conversion request.
In 2-channel scan mode, when A/D conversion is to be
started by software, selection of group 0 or group 1 is
determined by the CH2 to CH0 bits in ADCSR_0 to
ADCSR_1. When A/D conversion is to be started by
triggering, regardless of the setting of the CH2 to CH0
bits in ADCSR_0 to ADCSR_1, A/D conversion for
group 0 is started by the trigger source set by the
TRG0S3 to TRG0S0 and TRG1S3 to TRG1S0 bits in
ADTSR, and A/D conversion for group 1 is started by
the trigger source set by the TRG01S3 to TRG01S0
and TRG11S3 to TRG11S0 bits in ADTSR.
Содержание SH7124 R5F7124
Страница 2: ...Rev 3 00 Sep 27 2007 Page ii of xx ...
Страница 8: ...Rev 3 00 Sep 27 2007 Page viii of xx ...
Страница 36: ...Section 1 Overview Rev 3 00 Sep 27 2007 Page 16 of 758 REJ09B0243 0300 ...
Страница 68: ...Section 2 CPU Rev 3 00 Sep 27 2007 Page 48 of 758 REJ09B0243 0300 ...
Страница 108: ...Section 5 Exception Handling Rev 3 00 Sep 27 2007 Page 88 of 758 REJ09B0243 0300 ...
Страница 166: ...Section 7 User Break Controller UBC Rev 3 00 Sep 27 2007 Page 146 of 758 REJ09B0243 0300 ...
Страница 400: ...Section 9 Multi Function Timer Pulse Unit 2 MTU2 Rev 3 00 Sep 27 2007 Page 380 of 758 REJ09B0243 0300 ...
Страница 724: ...Section 20 List of Registers Rev 3 00 Sep 27 2007 Page 704 of 758 REJ09B0243 0300 ...
Страница 772: ...Rev 3 00 Sep 27 2007 Page 752 of 758 REJ09B0243 0300 ...
Страница 778: ...Rev 3 00 Sep 27 2007 Page 758 of 758 REJ09B0243 0300 ...
Страница 781: ......
Страница 782: ...SH7125 Group SH7124 Group Hardware Manual ...