Section 4 Clock Pulse Generator (CPG)
Rev. 3.00 Sep. 27, 2007 Page 58 of 758
REJ09B0243-0300
Table 4.1 shows the operating clock for each module.
Table 4.1
Operating Clock for Each Module
Operating Clock
Operating Module
Operating Clock
Operating Module
Internal clock (I
φ
) CPU
Peripheral
clock
(P
φ
) POE
UBC
SCI
ROM
A/D
RAM
CMT
WDT
Bus clock (B
φ
)
MTU2 clock (MP
φ
) MTU2
4.2 Input/Output
Pins
Table 4.2 shows the CPG pin configuration.
Table 4.2
Pin Configuration
Pin Name
Abbr.
I/O
Description
XTAL
Output
Connects a crystal resonator.
Crystal input/output
pins
(clock input pins)
EXTAL
Input
Connects a crystal resonator or an external clock.
Содержание SH7124 R5F7124
Страница 2: ...Rev 3 00 Sep 27 2007 Page ii of xx ...
Страница 8: ...Rev 3 00 Sep 27 2007 Page viii of xx ...
Страница 36: ...Section 1 Overview Rev 3 00 Sep 27 2007 Page 16 of 758 REJ09B0243 0300 ...
Страница 68: ...Section 2 CPU Rev 3 00 Sep 27 2007 Page 48 of 758 REJ09B0243 0300 ...
Страница 108: ...Section 5 Exception Handling Rev 3 00 Sep 27 2007 Page 88 of 758 REJ09B0243 0300 ...
Страница 166: ...Section 7 User Break Controller UBC Rev 3 00 Sep 27 2007 Page 146 of 758 REJ09B0243 0300 ...
Страница 400: ...Section 9 Multi Function Timer Pulse Unit 2 MTU2 Rev 3 00 Sep 27 2007 Page 380 of 758 REJ09B0243 0300 ...
Страница 724: ...Section 20 List of Registers Rev 3 00 Sep 27 2007 Page 704 of 758 REJ09B0243 0300 ...
Страница 772: ...Rev 3 00 Sep 27 2007 Page 752 of 758 REJ09B0243 0300 ...
Страница 778: ...Rev 3 00 Sep 27 2007 Page 758 of 758 REJ09B0243 0300 ...
Страница 781: ......
Страница 782: ...SH7125 Group SH7124 Group Hardware Manual ...