Section 9 Multi-Function Timer Pulse Unit 2 (MTU2)
Rev. 3.00 Sep. 27, 2007 Page 156 of 758
REJ09B0243-0300
Figure 9.1 shows a block diagram of the MTU2.
A/D conversion start signals
Channels 0 to 4: TRGAN
Channel 0: TRG0N
Channel 4: TRG4AN
TRG4BN
Note:
*
Supported only by the SH7125.
*
*
*
*
Input/output pins
Channel 3: TIOC3A
TIOC3B
TIOC3C
TIOC3D
Channel 4: TIOC4A
TIOC4B
TIOC4C
TIOC4D
Input pins
Channel 5: TIC5U
TIC5V
TIC5W
Interrupt request signals
Channel 3: TGIA_3
TGIB_3
TGIC_3
TGID_3
TCIV_3
Channel 4: TGIA_4
TGIB_4
TGIC_4
TGID_4
TCIV_4
Channel 5: TGIU_5
TGIV_5
TGIW_5
Clock input
Internal clock: MP
φ
/1
MP
φ
/4
MP
φ
/16
MP
φ
/64
MP
φ
/256
MP
φ
/1024
External clock: TCLKA
TCLKB
TCLKC
TCLKD
Interrupt request signals
Channel 0: TGIA_0
TGIB_0
TGIC_0
TGID_0
TGIE_0
TGIF_0
TCIV_0
Channel 1: TGIA_1
TGIB_1
TCIV_1
TCIU_1
Channel 2: TGIA_2
TGIB_2
TCIV_2
TCIU_2
Input/output pins
Channel 0: TIOC0A
TIOC0B
TIOC0C
TIOC0D
Channel 1: TIOC1A
TIOC1B
Channel 2: TIOC2A
TIOC2B
Internal data bus
TCNT
TGRA
TGRB
TGRC
TGRD
TMDR
TCR
TIORL
TIORH
TSR
TIER
Channel 3
TCNT
TGRA
TGRB
TGRC
TGRD
TMDR
TCR
TIORL
TIORH
TSR
TIER
Channel
4
TCNTS
TCBR
TDDR
TCDR
TOER
TOCR
TGCR
BUS I/F
Common
TCNT
TGRA
TGRB
TMDR
TCR
TIOR
TSR
TIER
TSYR
TSTR
Channel
2
TCNT
TGRA
TGRB
TMDR
TCR
TIOR
TSR
TIER
Channel
1
TCNT
TGRA
TGRB
TGRC
TGRD
TGRE
TGRF
TMDR
TCR
TIORL
TIORH
TSR
TIER
Channel
0
TCNTU
TGRU
TCNTV
TGRV
TCNTW
TGRW
TCR
TIOR
TIER
TSR
Channel
5
Control logic
Module data bus
Control logic for channels 0 to 2
Control logic for channels 3 and 4
[Legend]
TSTR: Timer start register
TSYR: Timer synchronous register
TCR: Timer control register
TMDR: Timer mode register
TIOR: Timer I/O control register
TIORH: Timer I/O control register H
TIORL: Timer I/O control register L
TIER: Timer interrupt enable register
TGCR: Timer gate control register
TOER: Timer output master enable register
TOCR: Timer output control register
TSR: Timer status register
TCNT: Timer counter
TCNTS: Timer subcounter
TCDR: Timer cycle data register
TCBR: Timer cycle buffer register
TDDR: Timer dead time data register
TGRA: Timer general register A
TGRB: Timer general register B
TGRC: Timer general register C
TGRD: Timer general register D
TGRE: Timer general register E
TGRF: Timer general register F
TGRU: Timer general register U
TGRV: Timer general register V
TGRW: Timer general register W
Figure 9.1 Block Diagram of MTU2
Содержание SH7124 R5F7124
Страница 2: ...Rev 3 00 Sep 27 2007 Page ii of xx ...
Страница 8: ...Rev 3 00 Sep 27 2007 Page viii of xx ...
Страница 36: ...Section 1 Overview Rev 3 00 Sep 27 2007 Page 16 of 758 REJ09B0243 0300 ...
Страница 68: ...Section 2 CPU Rev 3 00 Sep 27 2007 Page 48 of 758 REJ09B0243 0300 ...
Страница 108: ...Section 5 Exception Handling Rev 3 00 Sep 27 2007 Page 88 of 758 REJ09B0243 0300 ...
Страница 166: ...Section 7 User Break Controller UBC Rev 3 00 Sep 27 2007 Page 146 of 758 REJ09B0243 0300 ...
Страница 400: ...Section 9 Multi Function Timer Pulse Unit 2 MTU2 Rev 3 00 Sep 27 2007 Page 380 of 758 REJ09B0243 0300 ...
Страница 724: ...Section 20 List of Registers Rev 3 00 Sep 27 2007 Page 704 of 758 REJ09B0243 0300 ...
Страница 772: ...Rev 3 00 Sep 27 2007 Page 752 of 758 REJ09B0243 0300 ...
Страница 778: ...Rev 3 00 Sep 27 2007 Page 758 of 758 REJ09B0243 0300 ...
Страница 781: ......
Страница 782: ...SH7125 Group SH7124 Group Hardware Manual ...