Rev. 3.00 Sep. 27, 2007 Page 742 of 758
REJ09B0243-0300
Item
Page Revision (See Manual for Details)
Figure 9.41 Example of Operation
without Dead Time
278 Amended
Compare register TGRA_4
Output waveform
Output waveform
Output waveform is active-low.
Data1
Data2
Initial output
Initial output
Figure 9.71 Example of Operation
when Buffer Transfer is Linked
with Interrupt Skipping (BTE1 = 1
and BTE0 = 0)
305 Changed
Figure 9.78 Example of External
Pulse Width Measurement
(Measuring High Pulse Width)
312 Amended
0000 0001 0002 0003 0004 0005 0006 0007
0008 0009
TIC5U
TCNT5_U
MP
φ
0007
000A 000B
9.7.22 Simultaneous Capture of
TCNT_1 and TCNT_2 in Cascade
Connection
347 Added
The MTU2 has a new function that allows simultaneous
capture of TCNT_1 and TCNT_2 with a single input-
capture input as the trigger. This function allows reading
of the 32-bit counter such that TCNT_1 and TCNT_2
are captured at the same time.
10.6.1 Pin State when a Power-
On Reset is Issued from the
Watchdog Timer
400 Added
When a power-on reset is issued from the watchdog
timer (WDT), initialization of the pin function controller
(PFC) sets initial values that select the general input
function for the I/O ports. However, when a power-on
reset is issued from the WDT while a pin is being
handled as high impedance by the port output enable
(POE), the pin is placed in the output state for one cycle
of the peripheral clock (Pf), after which the function is
switched to general input.
This also occurs when a power-on reset is issued from
the WDT for pins that are being handled as high
impedance due to short-circuit detection by the MTU2
and MTU2S.
Figure 10.5 shows the state of a pin for which the POE
input has selected high impedance handling with the
timer output selected when a power-on reset is issued
from the WDT.
Содержание SH7124 R5F7124
Страница 2: ...Rev 3 00 Sep 27 2007 Page ii of xx ...
Страница 8: ...Rev 3 00 Sep 27 2007 Page viii of xx ...
Страница 36: ...Section 1 Overview Rev 3 00 Sep 27 2007 Page 16 of 758 REJ09B0243 0300 ...
Страница 68: ...Section 2 CPU Rev 3 00 Sep 27 2007 Page 48 of 758 REJ09B0243 0300 ...
Страница 108: ...Section 5 Exception Handling Rev 3 00 Sep 27 2007 Page 88 of 758 REJ09B0243 0300 ...
Страница 166: ...Section 7 User Break Controller UBC Rev 3 00 Sep 27 2007 Page 146 of 758 REJ09B0243 0300 ...
Страница 400: ...Section 9 Multi Function Timer Pulse Unit 2 MTU2 Rev 3 00 Sep 27 2007 Page 380 of 758 REJ09B0243 0300 ...
Страница 724: ...Section 20 List of Registers Rev 3 00 Sep 27 2007 Page 704 of 758 REJ09B0243 0300 ...
Страница 772: ...Rev 3 00 Sep 27 2007 Page 752 of 758 REJ09B0243 0300 ...
Страница 778: ...Rev 3 00 Sep 27 2007 Page 758 of 758 REJ09B0243 0300 ...
Страница 781: ......
Страница 782: ...SH7125 Group SH7124 Group Hardware Manual ...