Rev. 3.00 Sep. 27, 2007 Page 754 of 758
REJ09B0243-0300
G
General illegal instructions ....................... 82
General registers ....................................... 19
Global-base register (GBR) ...................... 20
H
Hardware protection ............................... 618
I
I/O ports.................................................. 549
Illegal slot instructions.............................. 82
Immediate data formats ............................ 23
Influences on absolute accuracy ............. 498
Initial user branch processing time ......... 623
Initial values of control register................ 21
Initial values of general register ............... 21
Initial values of system register ................ 21
Initiation intervals of user branch
processing ............................................... 623
Instruction formats.................................... 29
Instruction set ........................................... 33
Interrupt controller (INTC)....................... 89
Interrupt exception handling
vector table ............................................. 104
Interrupt priority ....................................... 80
Interrupt response time ........................... 111
Interrupt sequence................................... 107
Interrupts................................................... 79
IRQ interrupts......................................... 102
L
List of registers ....................................... 673
Logic operation instructions ..................... 41
M
Manual reset.............................................. 76
MCU operating modes.............................. 49
Module standby mode............................. 672
Module standby mode
setting.............................. 474, 498, 508, 658
MTU2 functions...................................... 152
MTU2 interrupts ..................................... 317
MTU2 output pin initialization ............... 348
Multi-function timer pulse
unit 2 (MTU2)......................................... 151
Multiply and accumulate registers
(MACH and MACL)................................. 21
Multiprocessor communication
function ................................................... 463
N
NMI interrupt.......................................... 102
Nonlinearity error ................................... 495
Note on Changing Operating Mode .......... 54
Note on crystal resonator .......................... 69
Notes on board design....................... 69, 499
Notes on connecting V
CL
capacitor......... 726
Notes on noise countermeasures ............. 500
Notes on register access (WDT) ............. 407
Notes on slot illegal instruction
exception handling.................................... 87
O
Off-board programming mode ................ 656
Offset error.............................................. 495
On-board programming mode................. 605
On-chip peripheral module interrupts ..... 103
Operating clock for each module .............. 58
P
Package dimensions ................................ 732
Содержание SH7124 R5F7124
Страница 2: ...Rev 3 00 Sep 27 2007 Page ii of xx ...
Страница 8: ...Rev 3 00 Sep 27 2007 Page viii of xx ...
Страница 36: ...Section 1 Overview Rev 3 00 Sep 27 2007 Page 16 of 758 REJ09B0243 0300 ...
Страница 68: ...Section 2 CPU Rev 3 00 Sep 27 2007 Page 48 of 758 REJ09B0243 0300 ...
Страница 108: ...Section 5 Exception Handling Rev 3 00 Sep 27 2007 Page 88 of 758 REJ09B0243 0300 ...
Страница 166: ...Section 7 User Break Controller UBC Rev 3 00 Sep 27 2007 Page 146 of 758 REJ09B0243 0300 ...
Страница 400: ...Section 9 Multi Function Timer Pulse Unit 2 MTU2 Rev 3 00 Sep 27 2007 Page 380 of 758 REJ09B0243 0300 ...
Страница 724: ...Section 20 List of Registers Rev 3 00 Sep 27 2007 Page 704 of 758 REJ09B0243 0300 ...
Страница 772: ...Rev 3 00 Sep 27 2007 Page 752 of 758 REJ09B0243 0300 ...
Страница 778: ...Rev 3 00 Sep 27 2007 Page 758 of 758 REJ09B0243 0300 ...
Страница 781: ......
Страница 782: ...SH7125 Group SH7124 Group Hardware Manual ...