Section 10 Port Output Enable (POE)
Rev. 3.00 Sep. 27, 2007 Page 392 of 758
REJ09B0243-0300
Bit Bit
Name
Initial
value
R/W Description
1
MTU2CH0HIZ
0
R/W
MTU2 Channel 0 Output High-Impedance
This bit specifies whether to place the pins for
channel 0 in the MTU2 in high-impedance state.
0: Does not place the pins in high-impedance state
[Clearing conditions]
•
Power-on reset
•
By writing 0 to MTU2CH0HIZ after reading
MTU2CH0HIZ = 1
1: Places the pins in high-impedance state
[Setting condition]
•
By writing 1 to MTU2CH0HIZ
0
MTU2CH34HIZ 0
R/W
MTU2 Channel 3 and 4 Output High-Impedance
This bit specifies whether to place the high-current
pins for the MTU2 in high-impedance state.
0: Does not place the pins in high-impedance state
[Clearing conditions]
•
Power-on reset
•
By writing 0 to MTU2CH34HIZ after reading
MTU2CH34HIZ = 1
1: Places the pins in high-impedance state
[Setting condition]
•
By writing 1 to MTU2CH34HIZ
Содержание SH7124 R5F7124
Страница 2: ...Rev 3 00 Sep 27 2007 Page ii of xx ...
Страница 8: ...Rev 3 00 Sep 27 2007 Page viii of xx ...
Страница 36: ...Section 1 Overview Rev 3 00 Sep 27 2007 Page 16 of 758 REJ09B0243 0300 ...
Страница 68: ...Section 2 CPU Rev 3 00 Sep 27 2007 Page 48 of 758 REJ09B0243 0300 ...
Страница 108: ...Section 5 Exception Handling Rev 3 00 Sep 27 2007 Page 88 of 758 REJ09B0243 0300 ...
Страница 166: ...Section 7 User Break Controller UBC Rev 3 00 Sep 27 2007 Page 146 of 758 REJ09B0243 0300 ...
Страница 400: ...Section 9 Multi Function Timer Pulse Unit 2 MTU2 Rev 3 00 Sep 27 2007 Page 380 of 758 REJ09B0243 0300 ...
Страница 724: ...Section 20 List of Registers Rev 3 00 Sep 27 2007 Page 704 of 758 REJ09B0243 0300 ...
Страница 772: ...Rev 3 00 Sep 27 2007 Page 752 of 758 REJ09B0243 0300 ...
Страница 778: ...Rev 3 00 Sep 27 2007 Page 758 of 758 REJ09B0243 0300 ...
Страница 781: ......
Страница 782: ...SH7125 Group SH7124 Group Hardware Manual ...