Rev. 3.00 Sep. 27, 2007 Page xv of xx
10.3.6
Port Output Enable Control Register 2 (POECR2)............................................... 394
10.4
Operation ........................................................................................................................... 396
10.4.1
Input Level Detection Operation .......................................................................... 396
10.4.2
Output-Level Compare Operation ........................................................................ 398
10.4.3
Release from High-Impedance State .................................................................... 398
10.5
Interrupts............................................................................................................................ 399
10.6
Usage Note......................................................................................................................... 400
10.6.1
Pin State when a Power-On Reset is Issued from the Watchdog Timer ............... 400
Section 11 Watchdog Timer (WDT) .................................................................401
11.1
Features.............................................................................................................................. 401
11.2
Input/Output Pin for WDT................................................................................................. 403
11.3
Register Descriptions ......................................................................................................... 404
11.3.1
Watchdog Timer Counter (WTCNT).................................................................... 404
11.3.2
Watchdog Timer Control/Status Register (WTCSR)............................................ 405
11.3.3
Notes on Register Access ..................................................................................... 407
11.4
Operation ........................................................................................................................... 408
11.4.1
Canceling Software Standbys ............................................................................... 408
11.4.2
Using Watchdog Timer Mode .............................................................................. 408
11.4.3
Using Interval Timer Mode .................................................................................. 409
11.5
Usage Note......................................................................................................................... 410
Section 12 Serial Communication Interface (SCI) ............................................411
12.1
Features.............................................................................................................................. 411
12.2
Input/Output Pins ............................................................................................................... 413
12.3
Register Descriptions ......................................................................................................... 414
12.3.1
Receive Shift Register (SCRSR) .......................................................................... 415
12.3.2
Receive Data Register (SCRDR) .......................................................................... 415
12.3.3
Transmit Shift Register (SCTSR) ......................................................................... 415
12.3.4
Transmit Data Register (SCTDR)......................................................................... 416
12.3.5
Serial Mode Register (SCSMR)............................................................................ 416
12.3.6
Serial Control Register (SCSCR).......................................................................... 419
12.3.7
Serial Status Register (SCSSR) ............................................................................ 422
12.3.8
Serial Port Register (SCSPTR) ............................................................................. 428
12.3.9
Serial Direction Control Register (SCSDCR)....................................................... 430
12.3.10
Bit Rate Register (SCBRR) .................................................................................. 431
12.4
Operation ........................................................................................................................... 442
12.4.1
Overview .............................................................................................................. 442
12.4.2
Operation in Asynchronous Mode ........................................................................ 444
12.4.3
Clock Synchronous Mode (Channel 1 in the SH7124 is not Available)............... 454
Содержание SH7124 R5F7124
Страница 2: ...Rev 3 00 Sep 27 2007 Page ii of xx ...
Страница 8: ...Rev 3 00 Sep 27 2007 Page viii of xx ...
Страница 36: ...Section 1 Overview Rev 3 00 Sep 27 2007 Page 16 of 758 REJ09B0243 0300 ...
Страница 68: ...Section 2 CPU Rev 3 00 Sep 27 2007 Page 48 of 758 REJ09B0243 0300 ...
Страница 108: ...Section 5 Exception Handling Rev 3 00 Sep 27 2007 Page 88 of 758 REJ09B0243 0300 ...
Страница 166: ...Section 7 User Break Controller UBC Rev 3 00 Sep 27 2007 Page 146 of 758 REJ09B0243 0300 ...
Страница 400: ...Section 9 Multi Function Timer Pulse Unit 2 MTU2 Rev 3 00 Sep 27 2007 Page 380 of 758 REJ09B0243 0300 ...
Страница 724: ...Section 20 List of Registers Rev 3 00 Sep 27 2007 Page 704 of 758 REJ09B0243 0300 ...
Страница 772: ...Rev 3 00 Sep 27 2007 Page 752 of 758 REJ09B0243 0300 ...
Страница 778: ...Rev 3 00 Sep 27 2007 Page 758 of 758 REJ09B0243 0300 ...
Страница 781: ......
Страница 782: ...SH7125 Group SH7124 Group Hardware Manual ...