Memory
MCF51CN128 Reference Manual, Rev. 6
4-16
Freescale Semiconductor
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0x(FF)FF_E0C4
FEC
FEC_TCR
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
RFC_PAU
SE
TFC_PAU
SE
FDEN
HBC
GTS
0x(FF)FF_E0C8
FEC
FEC_BACKOFF
0
0
0
0
0
0
0
0
0
RANDOM[9:3]
RANDOM[2:0]
0
0
0
0
0
0
0
0
0
0
0
0
0
0x(FF)FF_E0CC
FEC
FEC_X_DATA
X_DATA[31:24]
X_DATA[23:16]
X_DATA[15:8]
X_DATA[7:0]
0x(FF)FF_E0D0
FEC
FEC_X_STATUS
0
0
0
0
0
0
DEF
HB
LC
RL
RC
UN
CSL
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0x(FF)FF_E0D4
-
0x(FF)FF_E0D7
FEC
RESERVED
—
—
0x(FF)FF_E0D8
FEC
FEC_X_TEST
0
HBERR
BABT
GRA
X_SPACE
_AV
X_DONE
X_ACCE
PT
X_EARLY
_CLSN
0
0
0
0
0
0
0
X_TEST
0
0
0
0
0
0
0
0
0
0
0
0
0
0
COLL
SLOT
0x(FF)FF_E0DC
FEC
FEC_F_DXFC_DA
1
0
0
0
0
0
0
0
1
1
0
0
0
0
0
0
0
1
1
0
0
0
0
1
0
0
0
0
0
0
0
0
0
0x(FF)FF_E0E0
FEC
FEC_F_DXFC_DA
2
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0x(FF)FF_E0E4
FEC
FEC_PALR
PADDR1[31:24]
PADDR1[23:16]
PADDR1[15:8]
PADDR1[7:0]
Table 4-3. Detailed Peripheral Memory Map (continued)