Memory
MCF51CN128 Reference Manual, Rev. 6
Freescale Semiconductor
4-9
0x(FF)FF_80CE
MC
PTHPF1
H7
H6
H5
H4
0x(FF)FF_80CF
MC
PTHPF2
H3
H2
H1
H0
0x(FF)FF_80D0
MC
PTJPF1
0
0
0
0
J5
J4
0x(FF)FF_80D1
MC
PTJPF2
J3
J2
J1
J0
Address
Peripheral
Register
Bit 7
6
5
4
3
2
1
Bit 0
0x(FF)FF_80E0
IRQ
IRQSC
0
IRQPDD
IRQEDG
IRQPE
IRQF
IRQACK
IRQIE
IRQMOD
Address
Peripheral
Register
Bit 7
6
5
4
3
2
1
Bit 0
0x(FF)FF_8100
SIM
SRS
POR
PIN
COP
ILOP
ILAD
LOC
LVD
0
0x(FF)FF_8101
SIM
SOPT1
0
SL
STOPE
WAITE
COPT
COPCLK
S
COPW
0x(FF)FF_8102
SIM
SOPT2
TOV
FC
PMC_LVD_TRIM
0x(FF)FF_8103
SIM
SOPT3
0
0
0
CS
PCS
0x(FF)FF_8104
SIM
RESERVED
—
—
—
—
0x(FF)FF_8105
SIM
RESERVED
—
—
—
—
—
0x(FF)FF_8106
SIM
SDIDH
REV
ID11
ID10
ID9
ID8
0x(FF)FF_8107
SIM
SDIDL
ID7
ID6
ID5
ID4
ID3
ID2
ID1
ID0
0x(FF)FF_8108
SIM
SCGC1
MTIM
TPM2
TPM1
ADC
IIC2
IIC1
SCI2
SCI1
0x(FF)FF_8109
SIM
SCGC2
SCI3
FTSR
IRQ
KBI2
KBI1
RTC
SPI2
SPI1
0x(FF)FF_810A
SIM
SCGC3
PTH
PTG
PTF
PTE
PTD
PTC
PTB
PTA
0x(FF)FF_810B
SIM
SCGC4
0
0
0
MTIM2
MC
MB
FEC
PTJ
0x(FF)FF_810C
SIM
SIMIPS
0
0
0
0
TPM2
TPM1
MTIM2
MTIM1
Address
Peripheral
Register
Bit 7
6
5
4
3
2
1
Bit 0
0x(FF)FF_8120
PMC
SPMSC1
LVDF
LVDACK
LVDIE
LVDRE
LVDSE
LVDE
0
BGBE
0x(FF)FF_8121
PMC
SPMSC2
LPR
LPRS
LPWUI
0
PPDF
PPDACK
PPDE
PPDC
0x(FF)FF_8122
PMC
RESERVED
—
—
—
—
—
—
—
—
0x(FF)FF_8123
PMC
SPMSC3
LVWF
LVWACK
LVDV
LVWV
LVWIE
0
0
0
Address
Peripheral
Register
Bit 7
6
5
4
3
2
1
Bit 0
0x(FF)FF_8140
ADC
ADCSC1
COCO
AIEN
ADCO
ADCH
0x(FF)FF_8141
ADC
ADCSC2
ADACT
ADTRG
0
0
0
0
REFSEL
0x(FF)FF_8142
ADC
ADCRH
0
0
0
0
ADR11
ADR10
ADR9
ADR8
0x(FF)FF_8143
ADC
ADCRL
ADR7
ADR6
ADR5
ADR4
ADR3
ADR2
ADR1
ADR0
0x(FF)FF_8144
ADC
ADCCVH
0
0
0
0
ADCV11
ADCV10
ADCV9
ADCV8
0x(FF)FF_8145
ADC
ADCCVL
ADCV7
ADCV6
ADCV5
ADCV4
ADCV3
ADCV2
ADCV1
ADCV0
0x(FF)FF_8146
ADC
ADCCFG
ADLPC
ADIV
ADLSMP
MODE
ADICLK
0x(FF)FF_8147
-
0x(FF)FF_8149
ADC
RESERVED
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
Address
Peripheral
Register
Bit 7
6
5
4
3
2
1
Bit 0
Table 4-3. Detailed Peripheral Memory Map (continued)