Memory
MCF51CN128 Reference Manual, Rev. 6
Freescale Semiconductor
4-17
0x(FF)FF_E0E8
FEC
FEC_PAUR
PADDR2[15:8]
PADDR2[7:0]
TYPE[15:8]
TYPE[7:0]
0x(FF)FF_E0EC
FEC
FEC_OPD
OPCODE[15:8]
OPCODE[7:0]
PAUSE_DUR[15:8]
PAUSE_DUR[7:0]
0x(FF)FF_E100
FEC
FEC_D_INSTR_R
EG
INSTR[14:7]
INSTR[6:0]
0
0
0
0
0
0
0
0
0
PC
0x(FF)FF_E104
FEC
FEC_D_CONTEX
T_REG
0
0
0
0
0
TCONTEXT
0
0
0
0
0
RCONTEXT
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Z_FLAG
0x(FF)FF_E108
FEC
FEC_D_TEST_CN
TRL
TEST_MO
DE
READ_R
OM
HOLD
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0x(FF)FF_E10C
FEC
FEC_D_ACC_RE
G
ACC_REG[31:24]
ACC_REG[23:16]
ACC_REG[15:8]
ACC_REG[7:0]
0x(FF)FF_E110
FEC
FEC_D_ONES
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
0x(FF)FF_E114
FEC
FEC_D_ZEROS
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0x(FF)FF_E118
FEC
FEC_IAUR
IAUR[31:24]
IAUR[23:16]
IAUR[15:8]
IAUR[7:0]
Table 4-3. Detailed Peripheral Memory Map (continued)