Pins and Connections
MCF51CN128 Reference Manual, Rev. 6
2-18
Freescale Semiconductor
2.3
Pin Mux Controls
Package pins on the MCF51CN128 can be programmed for up to four different functions using the Pin
Mux Control Registers. Controls are organized by GPIO Port. Each GPIO port has two mux control
registers, comprised of 2 bits per package pin. All pin mux registers reset to 0x00. Alternate values are
defined in the remainder of this section. The encoding for each function matches the column number in
which that function occurs in
. That is, default functions are assigned value 0x00, ALT1 functions
0x01, etc.
63
51
39
PTD4/RGPIO4
PTD4/RGPIO4/EXTAL
RGPIO4
64
52
40
PTD5/RGPIO5
PTD5/RGPIO5/XTAL
RGPIO5
65
53
41
BKGD/MS
BKGD/MS/PTD6/RGPIO6
RGPIO6
66
54
42
PTD7/RGPIO7
PTD7/RGPIO7/SPSCK2/ADP3
RGPIO7
13
13
—
PTF0/RGPIO8
PTF0/RGPIO8/FB_A19/FB_AD19
RGPIO8
Table 2-20. Pin Mux Control Registers
Address
Periphera
l
Register
Bit 7
6
5
4
3
2
1
Bit 0
0x(FF)FF_80C
0
MC
PTAPF1
A7
A6
A5
A4
0x(FF)FF_80C
1
MC
PTAPF2
A3
A2
A1
A0
0x(FF)FF_80C
2
MC
PTBPF1
B7
B6
B5
B4
0x(FF)FF_80C
3
MC
PTBPF2
B3
B2
B1
B0
0x(FF)FF_80C
4
MC
PTCPF1
C7
C6
C5
C4
0x(FF)FF_80C
5
MC
PTCPF2
C3
C2
C1
C0
0x(FF)FF_80C
6
MC
PTDPF1
D7
D6
D5
D4
0x(FF)FF_80C
7
MC
PTDPF2
D3
D2
D1
D0
0x(FF)FF_80C
8
MC
PTEPF1
E7
E6
E5
E4
0x(FF)FF_80C
9
MC
PTEPF2
E3
E2
E1
E0
Table 2-19. RGPIO Pinout Summary (continued)
80-Pin
64-Pin
48-Pin
Default
Function
Signals
RGPIO