Interrupt Controller (CF1_INTC)
MCF51CN128 Reference Manual, Rev. 6
Freescale Semiconductor
8-5
0x148
4
4
82
Next
SCI2_err
SCI2_C3[ORIE]
SCI2_S1[OR]
Vsci2err
SCI2_C3[FEIE]
SCI2_S1[FE]
SCI2_C3[NEIE]
SCI2_S1[NF]
SCI2_C3[PEIE]
SCI2_S1[PF]
0x14C
4
3
83
Next
SCI2_rx
SCI2_C2[RIE]
SCI2_S1[RDRF]
Vsci2rx
SCI2_C2[ILIE]
SCI2_S1[IDLE]
SCI2_BDH[LBKDIE]
SCI2_S2[LBKDIF]
SCI2_BDH[RXEDGIE]
SCI2_S2[RXEDGIF
]
0x150
4
2
84
Next
SCI2_tx
SCI2_C2[TCIE]
SCI2_S1[TC]
Vsci2tx
SCI2_C2[TIE]
SCI2_S1[TDRE]
0x154
4
1
85
Next
SCI3_OR
1
See Vectors 100 - 102
Vsci3or
0x158
3
7
86
Next
FEC TXF
FEC_EIMR[TXF]
FEC_EIR[TXF]
0x15C
3
6
87
Next
FEC RXF
FEC_EIMR[RXF]
FEC_EIR[RXF]
0x160
3
5
88
Next
FEC Other
2
See Vectors 88 - 98
0x164
3
4
89
Next
FEC HBERR
FEC_EIMR[HBERR]
FEC_EIR[HBERR]
0x168
3
3
90
Next
FEC BABR
FEC_EIMR[BABR]
FEC_EIR[BABR]
0x16C
3
2
91
Next
FEC BABT
FEC_EIMR[BABT]
FEC_EIR[BABT]
0x170
3
1
92
Next
FEC GRA
FEC_EIMR[GRA]
FEC_EIR[GRA]
0x174
2
7
93
Next
FEC TXB
FEC_EIMR[TXB]
FEC_EIR[TXB]
0x178
2
6
94
Next
FEC RXB
FEC_EIMR[RXB]
FEC_EIR[RXB]
0x17C
2
5
95
Next
FEC MII
FEC_EIMR[MII]
FEC_EIR[MII]
0x180
2
4
96
Next
FEC EBERR
FEC_EIMR[EBERR]
FEC_EIR[EBERR]
0x184
2
3
97
Next
FEC LC
FEC_EIMR[LC]
FEC_EIR[LC]
0x188
2
2
98
Next
FEC RL
FEC_EIMR[RL]
FEC_EIR[RL]
0x18C
2
1
99
Next
FEC UN
FEC_EIMR[UN]
FEC_EIR[UN]
0x190
1
7
100
Next
SCI3_err
SCI3_C3[ORIE]
SCI3_S1[OR]
Vsci3err
SCI3_C3[FEIE]
SCI3_S1[FE]
SCI3_C3[NEIE]
SCI3_S1[NF]
SCI3_C3[PEIE]
SCI3_S1[PF]
Table 8-2. MC51CN128 Series Exception and Interrupt Vector Table (continued)
Vector
Address
Offset
In
te
rru
pt Le
v
e
l
Priorit
y
V
ector
Number
Stacked
Program
Counter
Vector Description
Enable
Source
Vector
Name