Pins and Connections
MCF51CN128 Reference Manual, Rev. 6
Freescale Semiconductor
2-5
2.2
Pin Assignment Tables
MCF51CN128 family is available in 80-pin LQFP, 64-pin LQFP, and 48-pin QFN package options.
summarizes the functions available on each pin of the various package configurations. The
default function column specifies the function of the given pin upon exiting the reset state. Alternate
functions 1, 2 and 3 can be assigned to each pin under software control via the MC
1
registers.
For proper operation, a given peripheral function must be assigned to a maximum of one package pin. Do
not program the same function to two or more pins.
Peripherals which are not available in smaller packages have their input pins and peripheral clocks
disabled by default. The mux controls for keyboard 1 and the Mini-FlexBus must not be programmed to
those functions unless supported on the package in question.
1. Port Mux Control registers.
Table 2-1. MC51CN128 Package Pin Assignments
80-Pin
64-Pin
48-Pin
Default Function
Alt 1
Alt 2
Alt 3
Comment
1
1
1
VDD1
—
—
—
—
2
2
2
VSS1
—
—
—
—
3
3
3
PTA0
PHYCLK
—
—
—
4
4
4
PTA1
MII_MDIO
—
SDA2
—
5
5
5
PTA2
MII_MDC
—
SCL2
—
6
6
6
PTA3
MII_RXD3
TXD3
—
—
7
7
7
PTA4
MII_RXD2
RXD3
—
—
8
8
8
PTA5
MII_RXD1
SPSCK2
—
—
9
9
9
PTA6
MII_RXD0
MISO2
—
—
10
10
10
PTA7
MII_RX_DV
MOSI2
—
—
11
11
11
PTB0
MII_RX_CLK
SS2
—
—
12
12
12
PTB1
MII_RX_ER
—
TMRCLK1
—
13
13
—
PTF0/RGPIO8
—
FB_A19/FB_AD19
—
RGPIO_ENB selects
between standard GPIO
and RGPIO
14
14
—
PTF1/RGPIO9
—
FB_A18/FB_AD18
—
15
15
—
PTF2/RGPIO10
—
FB_A17/FB_AD17
—
16
16
—
PTF3/RGPIO11
—
FB_A16/FB_AD16
—
17
—
—
PTH0
—
FB_A15/FB_AD15
—
—
18
—
—
PTH1
—
FB_OE
—
—
19
—
—
PTH2
—
FB_D7
TMRCLK1
—
20
—
—
PTH3
—
FB_D6
TPM2CH0
—
21
17
13
VDD2
—
—
—
—
22
18
14
VSS2
—
—
—
—