CHAPTER 18 FLASH MEMORY
User’s Manual U16898EJ3V0UD
267
Table 18-2. Wiring Between 78K0S/KA1+ and FlashPro4
FlashPro4 Connection Pin
78K0S/KA1+ Connection Pin
Pin Name
I/O
Pin Function
Pin Name
Pin No.
CLK
Note
Output
Clock to 78K0S/KA1+
FLMD0
Note
Output On-board
mode
signal
X1/P121 2
SI/RxD
Note
Input
Receive
signal
SO/TxD
Note
Output
Receive signal/on-board mode signal
X2/P122 3
/RESET Output Reset
signal
RESET/P34
6
V
DD
–
V
DD
voltage generation/voltage monitor
V
DD
5
GND –
Ground
V
SS
1
Note
In the 78K0S/KA1+, the CLK and FLMD0 signals are connected to the X1 pin and the SI/RxD and SO/TxD
signals to the X2 signal; therefore, these signals need to be directly connected.
Figure 18-4. Wiring diagram with FlashPro4
78K0S/KA1+
CLK
FLMD0
SO/TxD
/RESET
V
DD
GND
FlashPro4
signal name
SI/RxD
1
2
3
4
5
6
7
8
9
10
20
19
18
17
16
15
14
13
12
11
Table 18-3. Wiring Between 78K0S/KA1+ and PG-FPL2
PG-FPL2 Connection Pin
78K0S/KA1+ Connection Pin
Pin Name
I/O
Pin Function
Pin Name
Pin No.
CLK
Output
Clock to 78K0S/KA1+
X1/P121
2
DGDATA I/O
Transmit/receive
signal, on-board mode signal
X2/P122
3
/RESET Output Reset
signal
RESET/P34
6
V
DD
–
V
DD
voltage generation
V
DD
5
GND –
Ground
V
SS
1
Figure 18-5. Wiring diagram with PG-FPL2
78K0S/KA1+
DGCLK
DGDATA
/RESET
V
DD
GND
PG-FPL2
signal name
1
2
3
4
5
6
7
8
9
10
20
19
18
17
16
15
14
13
12
11