CHAPTER 14 RESET FUNCTION
User’s Manual U16898EJ3V0UD
242
Remarks 1.
For the reset timing of the power-on-clear circuit and low-voltage detector, refer to
CHAPTER 15
POWER-ON-CLEAR CIRCUIT
and
CHAPTER 16 LOW-VOLTAGE DETECTOR
.
2.
f
X
: System clock oscillation frequency
3.
When reset is effected, P130 outputs a low level. If P130 is set to output a high level before reset is
effected, the output signal of P130 can be dummy-output as the reset signal to the CPU.
Table 14-1. Hardware Statuses After Reset Acknowledgment (1/2)
Hardware
Status After Reset
Program counter (PC)
Note 1
Contents of reset vector
table (0000H and
0001H) are set.
Stack pointer (SP)
Undefined
Program status word (PSW)
02H
Data memory
Undefined
Note 2
RAM
General-purpose registers
Undefined
Note 2
Ports (P2 to P4, P12, P13) (output latches)
00H
Port mode registers (PM2 to PM4, PM12)
FFH
Port mode control register (PMC2)
00H
Pull-up resistor option registers (PU2, PU3, PU4, PU12)
00H
Processor clock control register (PCC)
02H
Preprocessor clock control register (PPCC)
02H
Low-speed internal oscillation mode register (LSRCM)
00H
Oscillation stabilization time select register (OSTS)
Undefined
Timer counter 00 (TM00)
0000H
Capture/compare registers 000, 010 (CR000, CR010)
0000H
Mode control register 00 (TMC00)
00H
Prescaler mode register 00 (PRM00)
00H
Capture/compare control register 00 (CRC00)
00H
16-bit timer 00
Timer output control register 00 (TOC00)
00H
Timer counter 80 (TM80)
00H
Compare register (CR80)
Undefined
8-bit timer 80
Mode control register 80 (TMC80)
00H
Compare registers (CMP01, CMP11)
00H
8-bit timer H1
Mode register 1 (TMHMD1)
00H
Mode register (WDTM)
67H
Watchdog timer
Enable register (WDTE)
9AH
Conversion result registers (ADCR, ADCRH)
Undefined
Mode register (ADM)
00H
A/D converter
Analog input channel specification register (ADS)
00H
Notes 1.
Only the contents of PC are undefined while reset signal generation and while the oscillation stabilization
time elapses. The statuses of the other hardware units remain unchanged.
2.
The status after reset is held in the standby mode.