APPENDIX D LIST OF CAUTIONS
User’s Manual U16898EJ3V0UD
393
(7/17)
Chapter
Classification
Function Details
of
Function
Cautions Page
Set bits 7, 6, and 5 to 0, 1, and 1, respectively. Do not set the other values.
p. 148
After reset is released, WDTM can be written only once by an 8-bit memory
manipulation instruction. If writing is attempted a second time, an internal reset
signal is generated. However, at the first write, if “1” and “x” are set for WDCS4
and WDCS3 respectively and the watchdog timer is stopped, then the internal
reset signal does not occur even if the following are executed.
•
Second write to WDTM
•
1-bit memory manipulation instruction to WDTE
•
Writing of a value other than “ACH” to WDTE
p. 148
WDTM cannot be set by a 1-bit memory manipulation instruction.
p. 148
WDTM:
Watchdog timer
mode register
When using the flash memory self programming by self writing, set the overflow
time for the watchdog timer so that enough everflow time is secured (Example 1-
byte writing: 200
µ
s MIN., 1-block deletion: 10 ms MIN.).
p. 148
If a value other than ACH is written to WDTE, an internal reset signal is
generated.
p. 148
If a 1-bit memory manipulation instruction is executed for WDTE, an internal reset
signal is generated.
p. 148
Soft
WDTE:
Watchdog timer
enable register
The value read from WDTE is 9AH (this differs from the written value (ACH)).
p. 148
When “low-
speed internal
oscillator cannot
be stopped” is
selected by
option byte
In this mode, operation of the watchdog timer cannot be stopped even during
STOP instruction execution. For 8-bit timer H1 (TMH1), a division of the low-
speed internal oscillation clock can be selected as the count source, so clear the
watchdog timer using the interrupt request of TMH1 before the watchdog timer
overflows after STOP instruction execution. If this processing is not performed,
an internal reset signal is generated when the watchdog timer overflows after
STOP instruction execution.
p. 149
Chapter 9
Hard
d
Watchdog
timer
when “low-
speed internal
oscillator can be
stopped by
software” is
selected by
option byte
In this mode, watchdog timer operation is stopped during HALT/STOP instruction
execution. After HALT/STOP mode is released, counting is started again using
the operation clock of the watchdog timer set before HALT/STOP instruction
execution by WDTM. At this time, the counter is not cleared to 0 but holds its
value.
p. 151
Soft
Sf
Sampling time
and A/D
conversion time
The above sampling time and conversion time do not include the clock frequency
error. Select the sampling time and conversion time such that Notes 2 and 3
above are satisfied, while taking the clock frequency error into consideration (an
error margin maximum of
±
5% when using the high-speed internal oscillator).
p. 157
Hard
Block Diagram
In the 78K0S/KA1+, V
SS
functions alternately as the ground potential of the A/D
converter. Be sure to connect V
SS
to a stabilized GND (= 0 V).
p. 158
The above sampling time and conversion time do not include the clock frequency
error. Select the conversion time taking the clock frequency error into
consideration (an error margin maximum of
±
5% when using the high-speed
internal oscillator).
p. 162
If a bit other than ADCS of ADM is manipulated while A/D conversion is stopped
(ADCS = 0) and then A/D conversion is started, execute two NOP instructions or
an instruction equivalent to two machine cycles, and set ADCS to 1.
p. 163
A/D conversion must be stopped (ADCS = 0) before rewriting bits FR0 to FR2.
p. 163
ADM: A/D
converter mode
register
Be sure to clear bits 6, 2, and 1 to 0.
p. 163
Chapter 10
Soft
A/D
converter
ADS: Analog
input channel
specification
register
Be sure to clear bits 2 to 7 of ADS to 0.
p. 163