APPENDIX E REVISION HISTORY
User’s Manual U16898EJ3V0UD
408
(2/4)
Edition Description
Applied
to:
Modification of output width of INTTM010 and INTTM000 in the following figures
•
Figure 6-17 CR010 Capture Operation with Rising Edge Specified
•
Figure 6-20 Timing of Pulse Width Measurement Operation by Free-Running
Counter and One Capture Register (with Both Edges Specified)
•
Figure 6-22 Timing of Pulse Width Measurement Operation with Free-Running
Counter (with Both Edges Specified)
•
Figure 6-24 Timing of Pulse Width Measurement Operation by Free-Running
Counter and Two Capture Registers (with Rising Edge Specified)
•
Figure 6-26 Timing of Pulse Width Measurement Operation by Means of Restart
(with Rising Edge Specified)
Modification of
Caution 1
in
Figure 6-29 Control Register Settings for PPG Output
Operation
Modification of
Figure 6-33 Timing of One-Shot Pulse Output Operation with
Software Trigger
Modification and addition to
6.5 Cautions Related to 16-Bit Timer/Event Counter 00
CHAPTER 6 16-BIT
TIMER/EVENT
COUNTER 00
Addition of
Caution 2
to
Figure 7-4 Format of 8-Bit Timer Mode Control Register 80
(TMC80)
CHAPTER 7 8-BIT
TIMER 80
Modification of
Table 9-1 Loop Detection Time of Watchdog Timer
Addition of
Caution 4
and modification to
Figure 9-2 Format of Watchdog Timer Mode
Register (WDTM)
Modification of
Figure 9-4 Status Transition Diagram When “Low-Speed Internal
Oscillator Cannot Be Stopped” Is Selected by Option Byte
Modification of
Figure 9-5 Status Transition Diagram When “Low-Speed Internal
Oscillator Can Be Stopped by Software” Is Selected by Option Byte
CHAPTER 9
WATCHDOG TIMER
Addition of
Note
to and modification of
Figure 10-1 Timing of A/D Converter Sampling
and A/D Conversion
Addition of
Note 1
,
Caution
, and
Remark 2
to and modification of
Table 10-1 Sampling
Time and A/D Conversion Time
Modification of
Figure 10-2 Block Diagram of A/D Converter
Modification of
Note 5
, addition of
Notes 1, 2
,
Cautions 1, 2, 4
and
Remark 2
to, and
modification of
Figure 10-3 Format of A/D Converter Mode Register (ADM)
Modification of
Note
in
Figure 10-4 Timing Chart When Comparator Is Used
Addition of explanation <3> to
10.4.1 Basic operations of A/D converter
Modification of
Figure 10-11 Relationship Between Analog Input Voltage and A/D
Conversion Result
Addition of explanation <3> to
10.4.3 A/D converter operation mode
Partial modification of
10.6 (1) Operating current in STOP mode
and
(6) Input
impedance of ANI0 to ANI3 pins
Modification of capacitor value in
Figure 10-19 Analog Input Pin Connection
Modification of
Figure 10-21 Internal Equivalent Circuit of ANIn Pin
and
Table 10-4
Resistance and Capacitance Values (Reference Values) of Equivalent Circuit
CHAPTER 10 A/D
CONVERTER
Addition of description to
11.2 (3) Transmit buffer register 6 (TXB6)
Modification of
Note 1
in
Figure 11-5 Format of Asynchronous Serial Interface
Operation Mode Register 6 (ASIM6) (1/2)
Modification of
Caution
in
11.3 (6) Asynchronous serial interface control register 6
(ASICL6)
2nd edition
Modification of
Caution 1
in
11.4.2 (2) (d) Continuous transmission
CHAPTER 11 SERIAL
INTERFACE UART6