APPENDIX E REVISION HISTORY
User’s Manual U16898EJ3V0UD
407
E.2 Revision History up to Previous Editions
The following table shows the revision history up to this edition. The “Applied to:” column indicates the chapters of
each edition in which the revision was applied.
(1/4)
Edition Description
Applied
to:
Addition of lead-free products
•
µ
PD78F9221MC-5A4-A
•
µ
PD78F9222MC-5A4-A
Modification of watchdog timer operation clock
•
Low-voltage internal oscillation clock (f
RL
) or clock to peripheral hardware (f
XP
)
→
Low-voltage internal oscillation clock (f
RL
) or system clock (f
X
)
Deletion of high-speed internal oscillation mode register (HSRCM)
Deletion of INTFLC (interrupt request)
Throughout
Addition of
Caution
to
2.1 Pin Function List, 2.2.4 P121 to P123 (Port 12)
, and
2.2.7
X1 and X2
Modification of the following pin connections in
Table 2-1 Types of Pin I/O Circuits and
Connection of Unused Pins
•
P20/ANI0 to P23/ANI3
•
P34/RESET
•
P121/X1
•
P122/X2
CHAPTER 2 PIN
FUNCTIONS
Modification of
Figure 3-1 Memory Map (
µ
PD78F9221)
and
Figure 3-2 Memory Map
(
µ
PD78F9222)
Addition of
Caution
to and modification of
Table 3-2 Vector Table
Addition of (4) Protect byte area to
3.1.1 Internal program memory space
Addition of
Note 3
to
Table 3-3 Special Function Registers (1/2)
Addition of registers to be used for the self programming function to
Table 3-3 Special
Function Registers (2/2)
CHAPTER 3 CPU
ARCHITECTURE
Addition of
Caution
and modification of
Remark 2
in
Table 4-1 Port Functions
Addition of
Figure 4-4 Block Diagram of P31
Modification of
Figure 4-9 Block Diagram of P43
CHAPTER 4 PORT
FUNCTIONS
Modification of
Figure 5-1 Block Diagram of Clock Generators
Modification of operation stop time in the following figures.
•
Figure 5-8 Timing Chart of Default Start by High-Speed Internal Oscillator
•
Figure 5-10 Timing Chart of Default Start by Crystal/Ceramic Oscillator
•
Figure 5-12 Timing of Default Start by External Clock Input
Modification of
Note
in
Figure 5-14 Status Transition of Low-Speed Internal oscillator
CHAPTER 5 CLOCK
GENERATORS
Addition of
Cautions
to
6.2 Configuration of 16-Bit Timer/Event Counter 00 (1) 16-bit
timer counter 00 (TM00), (2) 16-bit timer capture/compare register 000 (CR000),
and
(3) 16-bit capture/compare register 010 (CR010)
Addition of
Cautions
in
Figure 6-5 Format of 16-Bit Timer Mode Control Register 00
(TMC00)
Addition of
Caution 6
to
Figure 6-7 Format of 16-Bit Timer Output Control Register
00 (TOC00)
2nd edition
Modification of
Caution 3
and addition of
Caution 4
in
Figure 6-8 Format of Prescaler
Mode Register 00 (PRM00)
CHAPTER 6 16-BIT
TIMER/EVENT
COUNTER 00