INDEX
Index-11
INDEX
external memory requirements
3-14
atomic access
3-14
big endian byte order
3-16
data alignment
3-15
data block sizes
3-15
data block storage
3-16
indivisible access
3-14
instruction alignment in external memory
3-15
little endian byte order
3-16
reserved memory
3-14
location
3-13
management
3-13
memory addressing modes
absolute
2-7
examples
2-8
index with displacement
2-8
IP with displacement
2-8
overview
2-6
register indirect
2-7
memory-mapped control registers
3-6
Memory-Mapped Registers (MMR)
3-6
,
3-14
MMR, see Memory-Mapped Registers (MMR)
modac
3-18
,
6-75
modi
6-76
modify
6-77
modify arithmetic controls instruction
6-75
modify process controls instruction
6-78
modify trace controls instruction
6-80
,
9-2
modpc
3-21
,
3-22
,
3-23
,
6-78
,
9-3
modtc
6-80
,
9-2
modulo integer instruction
6-76
mov
6-81
move instructions
6-81
movl
6-81
movq
6-81
movt
6-81
muli
6-84
mulo
6-84
multiple fault conditions
8-9
multiply integer instruction
6-84
multiply ordinal instruction
6-84
N
nand
6-85
NMI, see Non-Maskable Interrupt (NMI)
No Imprecise Faults (AC.nif) bit
8-15
,
8-20
Non-Maskable Interrupt (NMI)
11-3
,
11-8
signal
11-18
nor
6-86
not
6-87
notand
6-87
notbit
6-88
notor
6-89
O
On-Circuit Emulation (ONCE) mode
12-1
,
15-1
OPERATION.UNIMPLEMENTED
4-1
or
6-90
ordinals
2-2
sign and sign extension
2-3
ornot
6-90
output pins
12-37
overflow conditions
3-19
P
parameter passing
7-12
argument list
7-13
by reference
7-12
by value
7-12
PC
3-21
PC register, see Process Controls (PC) register
pending interrupts
11-5
encoding
11-5
interrupt procedure pointer
11-5
pending priorities field
11-5
performance optimization
5-20
PFP r0
7-20
Physical Memory Configuration (PMCON) registers
13-1
application modification
13-7
initial values
13-5
PMCON registers
power and ground planes
12-35
powerup/reset initialization
timer powerup
10-11
PRCB, see Processor Control Block (PRCB)
prereturn-trace mode
9-4
Previous Frame Pointer (PFP)
3-1
,
7-4
,
7-5
Содержание i960 Jx
Страница 1: ...Release Date December 1997 Order Number 272483 002 i960 Jx Microprocessor Developer s Manual ...
Страница 24: ......
Страница 25: ...1 INTRODUCTION ...
Страница 26: ......
Страница 35: ...2 DATA TYPES AND MEMORY ADDRESSING MODES ...
Страница 36: ......
Страница 46: ......
Страница 47: ...3 PROGRAMMING ENVIRONMENT ...
Страница 48: ......
Страница 73: ...4 CACHE AND ON CHIP DATA RAM ...
Страница 74: ......
Страница 85: ...5 INSTRUCTION SET OVERVIEW ...
Страница 86: ......
Страница 111: ...6 INSTRUCTION SET REFERENCE ...
Страница 112: ......
Страница 195: ...INSTRUCTION SET REFERENCE 6 83 6 Opcode mov 5CCH REG movl 5DCH REG movt 5ECH REG movq 5FCH REG See Also LOAD STORE lda ...
Страница 233: ...7 PROCEDURE CALLS ...
Страница 234: ......
Страница 256: ......
Страница 257: ...8 FAULTS ...
Страница 258: ......
Страница 291: ...9 TRACING AND DEBUGGING ...
Страница 292: ......
Страница 309: ...10 TIMERS ...
Страница 310: ......
Страница 324: ......
Страница 325: ...11 INTERRUPTS ...
Страница 326: ......
Страница 369: ...12 INITIALIZATION AND SYSTEM REQUIREMENTS ...
Страница 370: ......
Страница 412: ......
Страница 413: ...13 MEMORY CONFIGURATION ...
Страница 414: ......
Страница 429: ...14 EXTERNAL BUS ...
Страница 430: ......
Страница 468: ......
Страница 469: ...15 TEST FEATURES ...
Страница 470: ......
Страница 493: ...A CONSIDERATIONS FOR WRITING PORTABLE CODE ...
Страница 494: ......
Страница 502: ......
Страница 503: ...B OPCODES AND EXECUTION TIMES ...
Страница 504: ......
Страница 515: ...C MACHINE LEVEL INSTRUCTION FORMATS ...
Страница 516: ......
Страница 523: ...D REGISTER AND DATA STRUCTURES ...
Страница 524: ......
Страница 550: ......
Страница 551: ...GLOSSARY ...
Страница 552: ......
Страница 561: ...INDEX ...
Страница 562: ......
Страница 578: ......