INDEX
Index-2
big endian byte order
2-4
big-endian byte order
selecting
little endian byte order
selecting
13-12
bit definition
1-9
bit field instructions
5-11
bit instructions
5-11
bit ordering
2-4
bits and bit fields
2-3
bl
6-21
ble
6-21
bne
6-21
bno
6-21
bo
6-21
boundary conditions
internal memory locations
13-13
internal memory-mapped locations
13-7
LMT boundaries
13-14
logical data template ranges
13-13
Boundary Scan
test logic
15-2
Boundary Scan (JTAG)
15-1
Boundary Scan Architecture
15-2
Boundary-Scan register
15-7
BPCON
9-8
branch
and link extended instruction
6-17
and link instruction
6-17
check bit and branch if clear set instruction
6-19
check bit and branch if set instruction
6-19
conditional instructions
6-21
extended instruction
6-16
instruction
6-16
branch instructions, overview
5-14
compare and branch instructions
5-15
conditional branch instructions
5-15
unconditional branch instructions
5-14
branch-and-link
7-1
returning from
7-21
branch-and-link instruction
7-1
branch-if-greater-or-equal instruction
3-20
breakpoint
registers
A-7
resource request message
9-7
Breakpoint Control (BPCON) register
9-8
,
D-10
programming
9-8
Breakpoint Control Register (BPCON)
9-8
bswap
6-23
built-in self test
12-2
bus confidence self test
12-6
Bus Control (BCON) register
13-6
BCON.irp bit
4-2
BCON.sirp bit
4-1
Bus Control Unit (BCU)
14-22
changing byte order dynamically
13-14
selecting byte order
13-12
Bus Controller
boundary conditions
13-7
compared to previous i960 processors
13-3
logical memory attributes
13-2
memory attributes
13-1
physical memory attributes
13-1
,
13-4
Bus Controller Unit (BCU)
13-1
bus width
13-5
PMCON initialization
13-5
bus controller unit (BCU)
14-2
bus master
arbitration timing diagram
14-33
bus signal groups
14-4
bus snooping
4-5
,
4-10
bus states with arbitration
14-3
bus transactions
basic read
14-9
basic write
14-11
burst transactions
14-11
bus width
14-7
data width
14-7
bus width
programming with PMCON register
13-5
bx
6-16
byte instructions
5-11
byte order
changing dynamically
13-14
selecting
13-12
byte order, little or big endian
2-4
byte swap instruction
6-23
Содержание i960 Jx
Страница 1: ...Release Date December 1997 Order Number 272483 002 i960 Jx Microprocessor Developer s Manual ...
Страница 24: ......
Страница 25: ...1 INTRODUCTION ...
Страница 26: ......
Страница 35: ...2 DATA TYPES AND MEMORY ADDRESSING MODES ...
Страница 36: ......
Страница 46: ......
Страница 47: ...3 PROGRAMMING ENVIRONMENT ...
Страница 48: ......
Страница 73: ...4 CACHE AND ON CHIP DATA RAM ...
Страница 74: ......
Страница 85: ...5 INSTRUCTION SET OVERVIEW ...
Страница 86: ......
Страница 111: ...6 INSTRUCTION SET REFERENCE ...
Страница 112: ......
Страница 195: ...INSTRUCTION SET REFERENCE 6 83 6 Opcode mov 5CCH REG movl 5DCH REG movt 5ECH REG movq 5FCH REG See Also LOAD STORE lda ...
Страница 233: ...7 PROCEDURE CALLS ...
Страница 234: ......
Страница 256: ......
Страница 257: ...8 FAULTS ...
Страница 258: ......
Страница 291: ...9 TRACING AND DEBUGGING ...
Страница 292: ......
Страница 309: ...10 TIMERS ...
Страница 310: ......
Страница 324: ......
Страница 325: ...11 INTERRUPTS ...
Страница 326: ......
Страница 369: ...12 INITIALIZATION AND SYSTEM REQUIREMENTS ...
Страница 370: ......
Страница 412: ......
Страница 413: ...13 MEMORY CONFIGURATION ...
Страница 414: ......
Страница 429: ...14 EXTERNAL BUS ...
Страница 430: ......
Страница 468: ......
Страница 469: ...15 TEST FEATURES ...
Страница 470: ......
Страница 493: ...A CONSIDERATIONS FOR WRITING PORTABLE CODE ...
Страница 494: ......
Страница 502: ......
Страница 503: ...B OPCODES AND EXECUTION TIMES ...
Страница 504: ......
Страница 515: ...C MACHINE LEVEL INSTRUCTION FORMATS ...
Страница 516: ......
Страница 523: ...D REGISTER AND DATA STRUCTURES ...
Страница 524: ......
Страница 550: ......
Страница 551: ...GLOSSARY ...
Страница 552: ......
Страница 561: ...INDEX ...
Страница 562: ......
Страница 578: ......