INDEX
Index-1
INDEX
A
absolute
displacement addressing mode
2-7
memory addressing mode
2-7
offset addressing mode
2-7
AC
3-18
AC register, see Arithmetic Controls (AC) register
access faults
3-7
access types
restrictions
3-6
ADD
6-7
add
conditional instructions
6-7
integer instruction
6-11
ordinal instruction
6-11
ordinal with carry instruction
6-10
addc
6-10
addi
6-11
addie
6-7
addig
6-7
addige
6-7
addil
6-7
addile
6-7
addine
6-7
addino
6-7
addio
6-7
addo
6-11
addoe
6-7
addog
6-7
addoge
6-7
addol
6-7
addole
6-7
addone
6-7
addono
6-7
addoo
6-7
address space restrictions
data structure alignment
A-4
instruction cache
A-2
internal data RAM
A-2
reserved memory
A-2
stack frame alignment
A-4
addressing mode
examples
2-8
register indirect
2-7
addressing registers and literals
3-4
alignment, registers and literals
3-4
alterbit
6-12
and
6-13
andnot
6-13
architecture reserved memory space
12-9
argument list
7-13
Arithmetic Controls (AC) Register
3-18
Arithmetic Controls (AC) register
3-18
condition code flags
3-19
initial image
12-19
initialization
3-18
integer overflow flag
3-20
integer overflow mask bit
3-20
no imprecise faults bit
3-20
arithmetic instructions
5-7
add, subtract, multiply or divide
5-8
extended-precision instructions
5-10
remainder and modulo instructions
5-8
shift and rotate instructions
5-9
arithmetic operations and data types
5-7
atadd
3-15
,
4-9
,
6-14
atmod
3-8
,
3-15
,
4-9
,
6-15
atomic access
3-14
atomic add instruction
6-14
atomic instructions
5-18
Atomic instructions (LOCK signal)
14-30
atomic modify instruction
6-15
atomic operations
14-30
atomic-read-modify-write sequence
3-6
B
b
6-16
bal
6-17
balx
6-17
basic bus states
14-2
bbc
6-19
bbs
6-19
BCON register, see Bus Control (BCON) register
BCU, see Bus Controller Unit
be
6-21
bg
6-21
bge
3-20
,
6-21
Содержание i960 Jx
Страница 1: ...Release Date December 1997 Order Number 272483 002 i960 Jx Microprocessor Developer s Manual ...
Страница 24: ......
Страница 25: ...1 INTRODUCTION ...
Страница 26: ......
Страница 35: ...2 DATA TYPES AND MEMORY ADDRESSING MODES ...
Страница 36: ......
Страница 46: ......
Страница 47: ...3 PROGRAMMING ENVIRONMENT ...
Страница 48: ......
Страница 73: ...4 CACHE AND ON CHIP DATA RAM ...
Страница 74: ......
Страница 85: ...5 INSTRUCTION SET OVERVIEW ...
Страница 86: ......
Страница 111: ...6 INSTRUCTION SET REFERENCE ...
Страница 112: ......
Страница 195: ...INSTRUCTION SET REFERENCE 6 83 6 Opcode mov 5CCH REG movl 5DCH REG movt 5ECH REG movq 5FCH REG See Also LOAD STORE lda ...
Страница 233: ...7 PROCEDURE CALLS ...
Страница 234: ......
Страница 256: ......
Страница 257: ...8 FAULTS ...
Страница 258: ......
Страница 291: ...9 TRACING AND DEBUGGING ...
Страница 292: ......
Страница 309: ...10 TIMERS ...
Страница 310: ......
Страница 324: ......
Страница 325: ...11 INTERRUPTS ...
Страница 326: ......
Страница 369: ...12 INITIALIZATION AND SYSTEM REQUIREMENTS ...
Страница 370: ......
Страница 412: ......
Страница 413: ...13 MEMORY CONFIGURATION ...
Страница 414: ......
Страница 429: ...14 EXTERNAL BUS ...
Страница 430: ......
Страница 468: ......
Страница 469: ...15 TEST FEATURES ...
Страница 470: ......
Страница 493: ...A CONSIDERATIONS FOR WRITING PORTABLE CODE ...
Страница 494: ......
Страница 502: ......
Страница 503: ...B OPCODES AND EXECUTION TIMES ...
Страница 504: ......
Страница 515: ...C MACHINE LEVEL INSTRUCTION FORMATS ...
Страница 516: ......
Страница 523: ...D REGISTER AND DATA STRUCTURES ...
Страница 524: ......
Страница 550: ......
Страница 551: ...GLOSSARY ...
Страница 552: ......
Страница 561: ...INDEX ...
Страница 562: ......
Страница 578: ......