EXTERNAL BUS
14-14
The processor splits the transaction into the following accesses. It performs the following bus
cycles:
1.
Non-burst access to transfer the first short word (contents 5678H) to address 0AH. The short
word at address 08H remains unchanged.
2.
Burst access to transfer the second and third short words (contents 1234H and 0FACEH) to
address 0CH.
3.
Burst access to transfer the fourth and fifth short words (contents 0FEEDH and 0BA98H) to
address 10H.
4.
Non-burst access to transfer the last short word (contents 0FEDCH) to address 14H. The
short word at address 16H remains unchanged.
Figure 14-7. Unaligned Write Transaction
1 2 3 4 5 6 7 8
F E E D F A C E
F E D C B A 9 8
Registers
16-Byte
Boundary
G3
G4
G6
G5
G7
...
Memory
Address A
5 6 7 8
F A C E
B A 9 8
F E D C
8
C
10
14
31
0
5 6
7 8
1st Access
...
(Short Word)
F E
D C
4th Access
(Short Word)
1 2
3 4
2nd Access
(Burst 2 Short Words)
F E
C E
F E
E D
3rd Access
(Burst 2 Short Words)
B A
9 8
Address 10H
Address 0CH
Address 0AH
Address 14H
1 2 3 4
F E E D
Содержание i960 Jx
Страница 1: ...Release Date December 1997 Order Number 272483 002 i960 Jx Microprocessor Developer s Manual ...
Страница 24: ......
Страница 25: ...1 INTRODUCTION ...
Страница 26: ......
Страница 35: ...2 DATA TYPES AND MEMORY ADDRESSING MODES ...
Страница 36: ......
Страница 46: ......
Страница 47: ...3 PROGRAMMING ENVIRONMENT ...
Страница 48: ......
Страница 73: ...4 CACHE AND ON CHIP DATA RAM ...
Страница 74: ......
Страница 85: ...5 INSTRUCTION SET OVERVIEW ...
Страница 86: ......
Страница 111: ...6 INSTRUCTION SET REFERENCE ...
Страница 112: ......
Страница 195: ...INSTRUCTION SET REFERENCE 6 83 6 Opcode mov 5CCH REG movl 5DCH REG movt 5ECH REG movq 5FCH REG See Also LOAD STORE lda ...
Страница 233: ...7 PROCEDURE CALLS ...
Страница 234: ......
Страница 256: ......
Страница 257: ...8 FAULTS ...
Страница 258: ......
Страница 291: ...9 TRACING AND DEBUGGING ...
Страница 292: ......
Страница 309: ...10 TIMERS ...
Страница 310: ......
Страница 324: ......
Страница 325: ...11 INTERRUPTS ...
Страница 326: ......
Страница 369: ...12 INITIALIZATION AND SYSTEM REQUIREMENTS ...
Страница 370: ......
Страница 412: ......
Страница 413: ...13 MEMORY CONFIGURATION ...
Страница 414: ......
Страница 429: ...14 EXTERNAL BUS ...
Страница 430: ......
Страница 468: ......
Страница 469: ...15 TEST FEATURES ...
Страница 470: ......
Страница 493: ...A CONSIDERATIONS FOR WRITING PORTABLE CODE ...
Страница 494: ......
Страница 502: ......
Страница 503: ...B OPCODES AND EXECUTION TIMES ...
Страница 504: ......
Страница 515: ...C MACHINE LEVEL INSTRUCTION FORMATS ...
Страница 516: ......
Страница 523: ...D REGISTER AND DATA STRUCTURES ...
Страница 524: ......
Страница 550: ......
Страница 551: ...GLOSSARY ...
Страница 552: ......
Страница 561: ...INDEX ...
Страница 562: ......
Страница 578: ......