MEMORY CONFIGURATION
13-8
13.6
Programming the Logical Memory Attributes
The bit/bit field definitions for the LMADR1:0 and LMMR1:0 registers are shown in
Figure 13-4
and
Figure 13-5
. LMCON registers reside within the memory-mapped control register space.
Figure 13-4. Logical Memory Template Starting Address Registers (LMADR0-1)
Reserved,
28
24
20
16
12
8
4
0
31
C
E
B
E
write to zero
A
3
1
A
2
9
A
2
8
A
2
7
A
2
6
A
2
5
A
2
4
A
2
3
A
2
2
A
2
1
A
2
0
A
1
9
A
1
8
A
1
7
A
1
6
A
1
5
A
1
4
A
1
3
A
1
2
A
3
0
Template Starting Address
Data Cache Enable
0 = Data caching disabled
1 = Data caching enabled
Byte Order (read-only)
D
N
Mnemonic
Bit/Bit Field Name
Bit
Position(s)
Function
A31:12
Template Starting
Address
31-12
Defines upper 20 bits for the starting address fo
a logical data template. The lower 12 bits are
fixed at zero. The starting address is modulo
4 Kbytes.
DCEN
Data Cache Enable
1
Controls data caching for the template.
0 = Data caching disabled
1 = Data caching enabled
Instruction caching is never affected by this bit.
BE
Big Endian Byte
Order
0
This is a read-only bit reflecting the value of
DLMCON.be.
0 = Little endian
1 = Big endian
Содержание i960 Jx
Страница 1: ...Release Date December 1997 Order Number 272483 002 i960 Jx Microprocessor Developer s Manual ...
Страница 24: ......
Страница 25: ...1 INTRODUCTION ...
Страница 26: ......
Страница 35: ...2 DATA TYPES AND MEMORY ADDRESSING MODES ...
Страница 36: ......
Страница 46: ......
Страница 47: ...3 PROGRAMMING ENVIRONMENT ...
Страница 48: ......
Страница 73: ...4 CACHE AND ON CHIP DATA RAM ...
Страница 74: ......
Страница 85: ...5 INSTRUCTION SET OVERVIEW ...
Страница 86: ......
Страница 111: ...6 INSTRUCTION SET REFERENCE ...
Страница 112: ......
Страница 195: ...INSTRUCTION SET REFERENCE 6 83 6 Opcode mov 5CCH REG movl 5DCH REG movt 5ECH REG movq 5FCH REG See Also LOAD STORE lda ...
Страница 233: ...7 PROCEDURE CALLS ...
Страница 234: ......
Страница 256: ......
Страница 257: ...8 FAULTS ...
Страница 258: ......
Страница 291: ...9 TRACING AND DEBUGGING ...
Страница 292: ......
Страница 309: ...10 TIMERS ...
Страница 310: ......
Страница 324: ......
Страница 325: ...11 INTERRUPTS ...
Страница 326: ......
Страница 369: ...12 INITIALIZATION AND SYSTEM REQUIREMENTS ...
Страница 370: ......
Страница 412: ......
Страница 413: ...13 MEMORY CONFIGURATION ...
Страница 414: ......
Страница 429: ...14 EXTERNAL BUS ...
Страница 430: ......
Страница 468: ......
Страница 469: ...15 TEST FEATURES ...
Страница 470: ......
Страница 493: ...A CONSIDERATIONS FOR WRITING PORTABLE CODE ...
Страница 494: ......
Страница 502: ......
Страница 503: ...B OPCODES AND EXECUTION TIMES ...
Страница 504: ......
Страница 515: ...C MACHINE LEVEL INSTRUCTION FORMATS ...
Страница 516: ......
Страница 523: ...D REGISTER AND DATA STRUCTURES ...
Страница 524: ......
Страница 550: ......
Страница 551: ...GLOSSARY ...
Страница 552: ......
Страница 561: ...INDEX ...
Страница 562: ......
Страница 578: ......