INDEX
Index-10
interrupt handling procedures
11-31
interrupt record
11-7
interrupt stack
11-7
interrupt table
11-4
masking hardware interrupts
11-18
mixed mode
11-17
Non-Maskable Interrupt (NMI)
11-3
,
11-8
overview
11-1
physical characteristics
11-18
posting
11-2
priority handling
11-11
priority-31 interrupts
11-3
,
11-18
programmable options
11-19
restoring r3
11-18
servicing
11-3
sysctl
11-9
vector caching
11-35
IP
3-17
IP register, see Instruction Pointer (IP) register
IP with displacement addressing mode
2-8
IPB
9-10
IPND
11-25
L
ld
2-2
,
3-15
,
6-70
lda
6-73
ldib
2-2
,
6-70
ldis
2-2
,
6-70
ldl
3-4
,
4-7
,
6-70
ldob
2-2
,
6-70
ldos
2-2
,
6-70
ldq
3-16
,
4-7
,
6-70
ldt
4-7
,
6-70
leaf procedures
7-1
literal addressing and alignment
3-5
literals
2-4
,
3-1
,
3-4
addressing
3-4
little endian byte order
2-4
,
3-16
LMADR register
LMCON registers
load address instruction
6-73
load instructions
5-5
,
6-70
load-and-lock mechanism
4-5
local calls
7-2
,
7-14
,
8-2
call
7-2
callx
7-2
local register cache
7-3
overview
1-5
,
3-17
,
4-2
local registers
3-1
,
7-2
allocation
3-3
,
7-2
management
3-3
overview
1-9
usage
7-2
local stack
3-1
logical data templates
effective range
13-11
logical instructions
5-10
Logical Memory Address (LMADR) register
13-3
Logical Memory Address (LMADR) registers
programming
13-8
Logical Memory Configuration (LMCON) registers
13-3
Logical Memory Mask (LMMR) registers
programming
13-8
Logical Memory Templates (LMTs)
accesses across boundaries
13-14
boundary conditions
13-13
enabling
13-12
enabling and disabling data caching
13-12
modifying
13-14
overlapping ranges
13-13
values after reset
13-13
M
mark
6-74
Mark Trace Event
6-4
memory
internal data RAM
3-16
memory address space
3-1
Содержание i960 Jx
Страница 1: ...Release Date December 1997 Order Number 272483 002 i960 Jx Microprocessor Developer s Manual ...
Страница 24: ......
Страница 25: ...1 INTRODUCTION ...
Страница 26: ......
Страница 35: ...2 DATA TYPES AND MEMORY ADDRESSING MODES ...
Страница 36: ......
Страница 46: ......
Страница 47: ...3 PROGRAMMING ENVIRONMENT ...
Страница 48: ......
Страница 73: ...4 CACHE AND ON CHIP DATA RAM ...
Страница 74: ......
Страница 85: ...5 INSTRUCTION SET OVERVIEW ...
Страница 86: ......
Страница 111: ...6 INSTRUCTION SET REFERENCE ...
Страница 112: ......
Страница 195: ...INSTRUCTION SET REFERENCE 6 83 6 Opcode mov 5CCH REG movl 5DCH REG movt 5ECH REG movq 5FCH REG See Also LOAD STORE lda ...
Страница 233: ...7 PROCEDURE CALLS ...
Страница 234: ......
Страница 256: ......
Страница 257: ...8 FAULTS ...
Страница 258: ......
Страница 291: ...9 TRACING AND DEBUGGING ...
Страница 292: ......
Страница 309: ...10 TIMERS ...
Страница 310: ......
Страница 324: ......
Страница 325: ...11 INTERRUPTS ...
Страница 326: ......
Страница 369: ...12 INITIALIZATION AND SYSTEM REQUIREMENTS ...
Страница 370: ......
Страница 412: ......
Страница 413: ...13 MEMORY CONFIGURATION ...
Страница 414: ......
Страница 429: ...14 EXTERNAL BUS ...
Страница 430: ......
Страница 468: ......
Страница 469: ...15 TEST FEATURES ...
Страница 470: ......
Страница 493: ...A CONSIDERATIONS FOR WRITING PORTABLE CODE ...
Страница 494: ......
Страница 502: ......
Страница 503: ...B OPCODES AND EXECUTION TIMES ...
Страница 504: ......
Страница 515: ...C MACHINE LEVEL INSTRUCTION FORMATS ...
Страница 516: ......
Страница 523: ...D REGISTER AND DATA STRUCTURES ...
Страница 524: ......
Страница 550: ......
Страница 551: ...GLOSSARY ...
Страница 552: ......
Страница 561: ...INDEX ...
Страница 562: ......
Страница 578: ......