INITIALIZATION AND SYSTEM REQUIREMENTS
12-9
12
12.3
Architecturally Reserved Memory Space
The i960 Jx microprocessor contains 2
32
bytes of address space. Portions of this address space are
architecturally reserved and must not be used.
Section 3.5, ”MEMORY ADDRESS SPACE”
(pg. 3-13)
shows the reserved address space. The i960 Jx suppresses all external bus cycles from 0
to 3FFH and from FF00 0000H to FFFF FFFFH.
Addresses FEFF FF60H through FFFF FFFFH are reserved for implementation-specific functions.
This address range is termed “reserved” since i960 architecture implementations may use these
addresses for functions such as memory-mapped registers or data structures. Therefore, to ensure
complete object level compatibility, portable code must not access or depend on values in this region.
Table 12-3. Fail Codes For BIST (bit 7 = 1)
Bit
When set:
6
On-chip Data-RAM failure detected by BIST
5
Internal Microcode ROM failure detected by BIST
4
I-cache failure detected by BIST
3
D-cache failure detected by BIST
2
Local-register cache or processor core (RF, EU,
MDU, PSQ) failure detected by BIST
1
Always Zero.
0
Always Zero.
Table 12-4. Remaining Fail Codes (bit 7 = 0)
Bit
When set:
6
Always One; this bit does not indicate a failure.
5
Always One; this bit does not indicate a failure.
4
A data structure within the IMI is not aligned to a
word boundary.
3
A System Error during normal operation has
occurred.
2
The Bus Confidence test has failed.
1
Always Zero.
0
Always Zero.
Содержание i960 Jx
Страница 1: ...Release Date December 1997 Order Number 272483 002 i960 Jx Microprocessor Developer s Manual ...
Страница 24: ......
Страница 25: ...1 INTRODUCTION ...
Страница 26: ......
Страница 35: ...2 DATA TYPES AND MEMORY ADDRESSING MODES ...
Страница 36: ......
Страница 46: ......
Страница 47: ...3 PROGRAMMING ENVIRONMENT ...
Страница 48: ......
Страница 73: ...4 CACHE AND ON CHIP DATA RAM ...
Страница 74: ......
Страница 85: ...5 INSTRUCTION SET OVERVIEW ...
Страница 86: ......
Страница 111: ...6 INSTRUCTION SET REFERENCE ...
Страница 112: ......
Страница 195: ...INSTRUCTION SET REFERENCE 6 83 6 Opcode mov 5CCH REG movl 5DCH REG movt 5ECH REG movq 5FCH REG See Also LOAD STORE lda ...
Страница 233: ...7 PROCEDURE CALLS ...
Страница 234: ......
Страница 256: ......
Страница 257: ...8 FAULTS ...
Страница 258: ......
Страница 291: ...9 TRACING AND DEBUGGING ...
Страница 292: ......
Страница 309: ...10 TIMERS ...
Страница 310: ......
Страница 324: ......
Страница 325: ...11 INTERRUPTS ...
Страница 326: ......
Страница 369: ...12 INITIALIZATION AND SYSTEM REQUIREMENTS ...
Страница 370: ......
Страница 412: ......
Страница 413: ...13 MEMORY CONFIGURATION ...
Страница 414: ......
Страница 429: ...14 EXTERNAL BUS ...
Страница 430: ......
Страница 468: ......
Страница 469: ...15 TEST FEATURES ...
Страница 470: ......
Страница 493: ...A CONSIDERATIONS FOR WRITING PORTABLE CODE ...
Страница 494: ......
Страница 502: ......
Страница 503: ...B OPCODES AND EXECUTION TIMES ...
Страница 504: ......
Страница 515: ...C MACHINE LEVEL INSTRUCTION FORMATS ...
Страница 516: ......
Страница 523: ...D REGISTER AND DATA STRUCTURES ...
Страница 524: ......
Страница 550: ......
Страница 551: ...GLOSSARY ...
Страница 552: ......
Страница 561: ...INDEX ...
Страница 562: ......
Страница 578: ......