xxiii
Table 14-7.
Summary of Short Word Load and Store Accesses ........................................ 14-23
Table 14-8.
Summary of n-Word Load and Store Accesses (n = 1, 2, 3, 4) ....................... 14-24
Table 14-9.
Byte Ordering on Bus Transfers, Word Data Type .......................................... 14-28
Table 14-10.
Byte Ordering on Bus Transfers, Short-Word Data Type ................................ 14-29
Table 14-11.
Byte Ordering on Bus Transfers, Byte Data Type ........................................... 14-29
Table 15-1.
TAP Controller Pin Definitions ........................................................................... 15-5
Table 15-2.
Boundary Scan Instruction Set .......................................................................... 15-8
Table 15-3.
Boundary Scan Register Bit Order .................................................................. 15-14
Table B-1.
Miscellaneous Instruction Encoding Bits ............................................................. B-1
Table B-2.
REG Format Instruction Encodings ..................................................................... B-2
Table B-3.
COBR Format Instruction Encodings .................................................................. B-6
Table B-4.
CTRL Format Instruction Encodings ................................................................... B-7
Table B-5.
Cycle Counts for sysctl Operations ..................................................................... B-7
Table B-6.
Cycle Counts for icctl Operations ........................................................................ B-8
Table B-7.
Cycle Counts for dcctl Operations ....................................................................... B-8
Table B-8.
Cycle Counts for intctl Operations ....................................................................... B-8
Table B-9.
MEM Format Instruction Encodings .................................................................... B-9
Table B-10.
Addressing Mode Performance ......................................................................... B-10
Table C-1.
Instruction Field Descriptions .............................................................................. C-2
Table C-2.
Encoding of
src1 and src2 in REG Format .......................................................... C-3
Table C-3.
Encoding of
src/dst in REG Format ..................................................................... C-3
Table C-4.
Encoding of
src1 in COBR Format ...................................................................... C-3
Table C-5.
Encoding of
src2 in COBR Format ...................................................................... C-4
Table C-6.
Addressing Modes for MEM Format Instructions................................................. C-5
Table C-7.
Encoding of Scale Field ....................................................................................... C-6
Table D-1.
Register and Data Structures .............................................................................. D-1
Содержание i960 Jx
Страница 1: ...Release Date December 1997 Order Number 272483 002 i960 Jx Microprocessor Developer s Manual ...
Страница 24: ......
Страница 25: ...1 INTRODUCTION ...
Страница 26: ......
Страница 35: ...2 DATA TYPES AND MEMORY ADDRESSING MODES ...
Страница 36: ......
Страница 46: ......
Страница 47: ...3 PROGRAMMING ENVIRONMENT ...
Страница 48: ......
Страница 73: ...4 CACHE AND ON CHIP DATA RAM ...
Страница 74: ......
Страница 85: ...5 INSTRUCTION SET OVERVIEW ...
Страница 86: ......
Страница 111: ...6 INSTRUCTION SET REFERENCE ...
Страница 112: ......
Страница 195: ...INSTRUCTION SET REFERENCE 6 83 6 Opcode mov 5CCH REG movl 5DCH REG movt 5ECH REG movq 5FCH REG See Also LOAD STORE lda ...
Страница 233: ...7 PROCEDURE CALLS ...
Страница 234: ......
Страница 256: ......
Страница 257: ...8 FAULTS ...
Страница 258: ......
Страница 291: ...9 TRACING AND DEBUGGING ...
Страница 292: ......
Страница 309: ...10 TIMERS ...
Страница 310: ......
Страница 324: ......
Страница 325: ...11 INTERRUPTS ...
Страница 326: ......
Страница 369: ...12 INITIALIZATION AND SYSTEM REQUIREMENTS ...
Страница 370: ......
Страница 412: ......
Страница 413: ...13 MEMORY CONFIGURATION ...
Страница 414: ......
Страница 429: ...14 EXTERNAL BUS ...
Страница 430: ......
Страница 468: ......
Страница 469: ...15 TEST FEATURES ...
Страница 470: ......
Страница 493: ...A CONSIDERATIONS FOR WRITING PORTABLE CODE ...
Страница 494: ......
Страница 502: ......
Страница 503: ...B OPCODES AND EXECUTION TIMES ...
Страница 504: ......
Страница 515: ...C MACHINE LEVEL INSTRUCTION FORMATS ...
Страница 516: ......
Страница 523: ...D REGISTER AND DATA STRUCTURES ...
Страница 524: ......
Страница 550: ......
Страница 551: ...GLOSSARY ...
Страница 552: ......
Страница 561: ...INDEX ...
Страница 562: ......
Страница 578: ......