Advanced System Bus Design
5-8
Intel
®
810A3 Chipset Design Guide
AGTL+ Cross-talk simulation involves the following cases:
•
Intra-group AGTL+ cross-talk
•
Inter-group AGTL+ cross-talk
•
Non-AGTL+ to AGTL+ cross-talk
5.1.5.3
Monte Carlo Analysis
Perform a Monte Carlo analysis on the extracted baseboard. Vary all parameters recommended for
the pre-layout Monte Carlo analysis within the region that they are expected to vary. The range for
some parameters will be reduced compared to the pre-layout simulations. For example, baseboard
lengths L1 through L7 should no longer vary across the full min and max range on the final
baseboard design. Instead, baseboard lengths should now have an actual route, with a length
tolerance specified by the baseboard fabrication manufacturer.
5.1.6
Validation
Build systems and validate the design and simulation assumptions.
5.1.6.1
Measurements
Note that the AGTL+ specification for signal quality is at the pad of the component. The expected
method of determining the signal quality is to run analog simulations for the pin and the pad. Then
correlate the simulations at the pin against actual system measurements at the pin. Good correlation
at the pin leads to confidence that the simulation at the pad is accurate. Controlling the temperature
and voltage to correspond to the I/O buffer model extremes should enhance the correlation between
simulations and the actual system.
5.1.6.2
Flight Time Simulation
As defined in
Section 1.1.1, “Terminology and Definitions” on page 1-2
, flight time is the time
difference between a signal crossing V
REF
at the input pin of the receiver, and the output pin of the
driver crossing V
REF
were it driving a test load. The timings in the tables and topologies discussed
in this guideline assume the actual system load is 50
Ω
and is equal to the test load. While the DC
loading of the AGTL+ bus in a DP mode is closer to 25
Ω
, AC loading is approximately 29
Ω
since
the driver effectively “sees” a 56
Ω
termination resistor in parallel with a 60
Ω
transmission line on
the cartridge.
Содержание 810A3
Страница 1: ...Intel 810A3 Chipset Platform Design Guide July 2000 Order Number 298186 002...
Страница 11: ...1 Introduction...
Страница 12: ...This page is intentionally left blank...
Страница 25: ...2 PGA370 Processor Design Guidelines...
Страница 26: ...This page is intentionally left blank...
Страница 41: ...3 SC242 Processor Design Guidelines...
Страница 42: ...This page is intentionally left blank...
Страница 51: ...4 Layout and Routing Guidelines...
Страница 52: ...This page is intentionally left blank...
Страница 92: ...Layout and Routing Guidelines 4 40 Intel 810A3 Chipset Design Guide This page is intentionally left blank...
Страница 93: ...5 Advanced System Bus...
Страница 94: ...This page is intentionally left blank...
Страница 114: ...Advanced System Bus Design 5 20 Intel 810A3 Chipset Design Guide This page is intentionally left blank...
Страница 115: ...6 Clocking...
Страница 116: ...This page is intentionally left blank...
Страница 123: ...7 System Design Considerations...
Страница 124: ...This page is intentionally left blank...
Страница 137: ...8 Design Checklist...
Страница 138: ...This page is intentionally left blank...
Страница 157: ...9 Third Party...
Страница 158: ...This page is intentionally left blank...
Страница 162: ...Third Party Vendor Information 9 4 Intel 810A3 Chipset Design Guide This page is intentionally left blank...
Страница 163: ...A PCI Devices Functions Registers Interrupts...
Страница 164: ...This page is intentionally left blank...