Intel
®
810A3 Chipset Design Guide
4-39
Layout and Routing Guidelines
As series resistance (R
TRACE
+ R
DISCRETE
+ R
IND
) increases, the filter response (i.e., attenuation
in PLL bandwidth) improves. There is a limit of 3.3
Ω
total series resistance of the filter to limit
DC voltage drop.
Table 4-13. Resistance Values for Frequency Response Curves (see Figure 4-38)
Curve
R
TRACE
+ R
DISCRETE
R
IND
0
2.2
Ω
0.8
Ω
1
2.2
Ω
0.4
Ω
2
0
Ω
0.4
Ω
3
0
Ω
0.8
Ω
Содержание 810A3
Страница 1: ...Intel 810A3 Chipset Platform Design Guide July 2000 Order Number 298186 002...
Страница 11: ...1 Introduction...
Страница 12: ...This page is intentionally left blank...
Страница 25: ...2 PGA370 Processor Design Guidelines...
Страница 26: ...This page is intentionally left blank...
Страница 41: ...3 SC242 Processor Design Guidelines...
Страница 42: ...This page is intentionally left blank...
Страница 51: ...4 Layout and Routing Guidelines...
Страница 52: ...This page is intentionally left blank...
Страница 92: ...Layout and Routing Guidelines 4 40 Intel 810A3 Chipset Design Guide This page is intentionally left blank...
Страница 93: ...5 Advanced System Bus...
Страница 94: ...This page is intentionally left blank...
Страница 114: ...Advanced System Bus Design 5 20 Intel 810A3 Chipset Design Guide This page is intentionally left blank...
Страница 115: ...6 Clocking...
Страница 116: ...This page is intentionally left blank...
Страница 123: ...7 System Design Considerations...
Страница 124: ...This page is intentionally left blank...
Страница 137: ...8 Design Checklist...
Страница 138: ...This page is intentionally left blank...
Страница 157: ...9 Third Party...
Страница 158: ...This page is intentionally left blank...
Страница 162: ...Third Party Vendor Information 9 4 Intel 810A3 Chipset Design Guide This page is intentionally left blank...
Страница 163: ...A PCI Devices Functions Registers Interrupts...
Страница 164: ...This page is intentionally left blank...