Layout and Routing Guidelines
4-24
Intel
®
810A3 Chipset Design Guide
4.12
PCI
The ICH provides a PCI Bus interface that is compliant with the PCI Local Bus Specification
Revision 2.2. The implementation is optimized for high-performance data streaming when the ICH
is acting as either the target or the initiator on the PCI bus. For more information on the PCI Bus
interface, please refer to the PCI Local Bus Specification Revision 2.2.
The ICH supports 6 PCI Bus masters (excluding ICH), by providing 6
REQ#/GNT# pairs. In addition, the ICH supports 2 PC/PCI REQ#/GNT# pairs, one of which is
multiplexed with a PCI REQ#/GNT# pair.
The ICH, based on simulations done by Intel, it is recommended that four is the maximum number
of PCI slots that should be connected to the ICH. This limit is due to timing and loading
considerations established during simulations. If a system designer wants to have 5 PCI slots
connected to the ICH, then it is recommended that they do simulations to verify proper design.
4.13
RTC
The ICH contains a real time clock (RTC) with 256 bytes of battery backed SRAM. This internal
RTC module provides two key functions: a) keeping date and time, b) storing system data in its
RAM when the system is powered down.
This section will present the recommended hookup for the RTC circuit for the ICH. This circuit is
not the same as the circuit used for the PIIX4.
4.13.1
RTC Crystal
The ICH RTC module requires an external oscillating source of 32.768 KHz connected on the
RTCX1 and RTCX2 pins.
Figure 4-26
represents the external circuitry that comprises the oscillator
of the ICH RTC.
Figure 4-25. PCI Bus Layout Example for 4 PCI Connectors
ICH
Содержание 810A3
Страница 1: ...Intel 810A3 Chipset Platform Design Guide July 2000 Order Number 298186 002...
Страница 11: ...1 Introduction...
Страница 12: ...This page is intentionally left blank...
Страница 25: ...2 PGA370 Processor Design Guidelines...
Страница 26: ...This page is intentionally left blank...
Страница 41: ...3 SC242 Processor Design Guidelines...
Страница 42: ...This page is intentionally left blank...
Страница 51: ...4 Layout and Routing Guidelines...
Страница 52: ...This page is intentionally left blank...
Страница 92: ...Layout and Routing Guidelines 4 40 Intel 810A3 Chipset Design Guide This page is intentionally left blank...
Страница 93: ...5 Advanced System Bus...
Страница 94: ...This page is intentionally left blank...
Страница 114: ...Advanced System Bus Design 5 20 Intel 810A3 Chipset Design Guide This page is intentionally left blank...
Страница 115: ...6 Clocking...
Страница 116: ...This page is intentionally left blank...
Страница 123: ...7 System Design Considerations...
Страница 124: ...This page is intentionally left blank...
Страница 137: ...8 Design Checklist...
Страница 138: ...This page is intentionally left blank...
Страница 157: ...9 Third Party...
Страница 158: ...This page is intentionally left blank...
Страница 162: ...Third Party Vendor Information 9 4 Intel 810A3 Chipset Design Guide This page is intentionally left blank...
Страница 163: ...A PCI Devices Functions Registers Interrupts...
Страница 164: ...This page is intentionally left blank...