IDT SMBus Interfaces
PES16NT2 User Manual
6 - 2
April 15, 2008
Notes
In the split configuration, the master and slave SMBuses operate as two independent buses and thus
multi-master arbitration is not required.
SMBus Registers
Bit
Field
Field
Name
Type
Default
Value
Description
0
Reserved
RO
0x0
Reserved field.
7:1
SSMBADDR
RO
HWINIT
Slave SMBus Address.
This field contains the SMBus
address assigned to the slave SMBus interface.
8
Reserved
RO
0x0
Reserved field.
15:9
MSMBADDR
RO
HWINIT
Master SMBus Address.
This field contains the SMBus
address assigned to the master SMBus interface.
23:16
Reserved
RO
0x0
Reserved field.
24
EEPROM-
DONE
RO
0x0
Serial EEPROM Initialization Done.
When the switch is
configured to operate in a mode in which serial EEPROM
initialization occurs during a fundamental reset, this bit is
set when serial EEPROM initialization completes or when
an error is detected.
25
NAERR
RW1C
0x0
No Acknowledge Error.
This bit is set if an unexpected
NACK is observed during a master SMBus transaction.
The setting of this bit may indicate the following: that the
addressed device does not exist on the SMBus (i.e.,
addressing error); data is unavailable or the device is
busy; an invalid command was detected by the slave; or
invalid data was detected by the slave.
26
LAERR
RW1C
0x0
Lost Arbitration Error.
When the master SMBus inter-
face loses arbitration for the SMBus, it automatically re-
arbitrates for the SMBus. If the master SMBus interface
loses 16 consecutive arbitration attempts, then the trans-
action is aborted and this bit is set.
27
OTHERERR
RW1C
0x0
Other Error.
This bit is set if a misplaced START or STOP
condition is detected by the master SMBus interface.
28
ICSERR
RW1C
0x0
Initialization Checksum Error.
This bit is set if an invalid
checksum is computed during Serial EEPROM initializa-
tion or when a configuration done command is not found in
the serial EEPROM.
29
URIA
RW1C
0x0
Unmapped Register Initialization Attempt.
This bit is set
if an attempt is made to initialize via serial EEPROM a reg-
ister that is not defined in the corresponding PCI configu-
ration space.
31:30
Reserved
RO
0x0
Reserved field.
Table 6.1 SMBUSSTS - SMBus Status
Содержание 89HPES16NT2
Страница 14: ...DT List of Figures PES16NT2 User Manual viii April 15 2008 Notes...
Страница 20: ...IDT Register List PES16NT2 User Manual xiv April 15 2008 Notes...
Страница 32: ...IDT PES16NT2 Device Overview PES16NT2 User Manual 1 12 April 15 2008 Notes...
Страница 44: ...IDT Clocking Reset and Initialization Clock Operation PES16NT2 User Manual 2 12 April 15 2008 Notes...
Страница 50: ...IDT Link Operation PES16NT2 User Manual 3 6 April 15 2008 Notes...
Страница 62: ...IDT Power Management PES16NT2 User Manual 5 4 April 15 2008 Notes...
Страница 78: ...IDT SMBus Interfaces PES16NT2 User Manual 6 16 April 15 2008 Notes...
Страница 83: ...IDT NTB Upstream Port Failover PES16NT2 User Manual 7 5 April 15 2008 Notes...
Страница 84: ...IDT NTB Upstream Port Failover PES16NT2 User Manual 7 6 April 15 2008 Notes...
Страница 130: ...IDT Transparent Mode Operation PES16NT2 User Manual 9 44 April 15 2008 Notes...
Страница 284: ...IDT Non Transparent Mode Operation PES16NT2 User Manual 10 154 April 15 2008 Notes...