IDT Non-Transparent Mode Operation
PES16NT2 User Manual
10 - 48
April 15, 2008
Notes
PC_ECFGDATA - Extended Configuration Space Access Data (0x0FC)
PCI Express Virtual Channel Capability
PC_PCIEVCECAP - PCI Express Virtual Channel Enhanced Capability Header (0x100)
PC_PVCCAP1- Port VC Capability 1 (0x104)
Bit
Field
Field
Name
Type
Default
Value
Description
31:0
DATA
RW
0x0
Configuration Data.
A read from this field will return the
configuration space register value pointed to by the ECF-
GADDR register. A write to this field will update the con-
tents of the configuration space register pointed to by the
ECFGADDR register with the value written. For both reads
and writes, the byte enables correspond to those used to
access this field.
When the ECFGADDR register points to the ECFGDATA
register, then reads from ECFGDATA return zero and
writes are ignored. When the ECFGADDR register points
to itself, writes to the ECFGDATA register modify the con-
tents of the ECFGADDR register.
SMBus reads of this field return a value of zero and SMBus
writes have no effect.
Bit
Field
Field
Name
Type
Default
Value
Description
15:0
CAPID
RO
0x2
Capability ID.
The value of 0x2. indicates a virtual channel
capability structure.
19:16
CAPVER
RO
0x1
Capability Version.
The value of 0x1. indicates compati-
bility with version 1 of the specification.
31:20
NXTPTR
RO
0x0
Next Pointer.
The value of 0x0 indicates that there are no
extended capabilities.
Bit
Field
Field
Name
Type
Default
Value
Description
2:0
EVCCNT
RO
0x0
Extended VC Count.
The value 0x0 indicates only imple-
mentation of the default VC.
6:4
LPEVCCNT
RO
0x0
Low Priority Extended VC Count.
The value of 0x0 indi-
cates only implementation of the default VC.
9:8
REFCLK
RO
0x0
Reference Clock.
Time-based WRR is not implemented.
11:10
PATBLSIZ
RO
0x1
Port Arbitration Table Entry Size.
This field indicates the
size of the port arbitration table in the device. The value in
the PES16NT2 is set to 0x1 to indicate a 2-bit table.
0x0 - (bit1) Port arbitration table is 1-bit
0x1 -(bit2) Port arbitration table is 2-bits
0x2 -(bit4) Port arbitration table is 4-bits
0x3 -(bit8) Port arbitration table is 8-bits
Содержание 89HPES16NT2
Страница 14: ...DT List of Figures PES16NT2 User Manual viii April 15 2008 Notes...
Страница 20: ...IDT Register List PES16NT2 User Manual xiv April 15 2008 Notes...
Страница 32: ...IDT PES16NT2 Device Overview PES16NT2 User Manual 1 12 April 15 2008 Notes...
Страница 44: ...IDT Clocking Reset and Initialization Clock Operation PES16NT2 User Manual 2 12 April 15 2008 Notes...
Страница 50: ...IDT Link Operation PES16NT2 User Manual 3 6 April 15 2008 Notes...
Страница 62: ...IDT Power Management PES16NT2 User Manual 5 4 April 15 2008 Notes...
Страница 78: ...IDT SMBus Interfaces PES16NT2 User Manual 6 16 April 15 2008 Notes...
Страница 83: ...IDT NTB Upstream Port Failover PES16NT2 User Manual 7 5 April 15 2008 Notes...
Страница 84: ...IDT NTB Upstream Port Failover PES16NT2 User Manual 7 6 April 15 2008 Notes...
Страница 130: ...IDT Transparent Mode Operation PES16NT2 User Manual 9 44 April 15 2008 Notes...
Страница 284: ...IDT Non Transparent Mode Operation PES16NT2 User Manual 10 154 April 15 2008 Notes...