IDT Non-Transparent Mode Operation
PES16NT2 User Manual
10 - 30
April 15, 2008
Notes
PC_INTRLINE - Interrupt Line (0x03C)
PC_INTRPIN - Interrupt PIN (0x03D)
PC_BCTRL - Bridge Control (0x03E)
Bit
Field
Field
Name
Type
Default
Value
Description
7:0
INTRLINE
RW
0x0
Interrupt Line.
This register communicates interrupt line
routing information. Values in this register are programmed
by system software and are system architecture specific.
The bridge does not use the value in this register. Legacy
interrupts may be implemented by downstream ports.
Bit
Field
Field
Name
Type
Default
Value
Description
7:0
INTRPIN
RWL
0x0
Interrupt Pin.
Interrupt pin or legacy interrupt messages
are not used by the bridge.
This field should only be configured with values of 0x0
through 0x4.
Bit
Field
Field
Name
Type
Default
Value
Description
0
PERRE
RW
0x0
Parity Error Response Enable.
This bit controls the
bridges response to poisoned TLPs on the secondary inter-
face.
0x0 - (ignore) Ignore poisoned TLPs (i.e., parity errors) on
the secondary interface.
0x1 - (report) Enable poisoned TLP (i.e., parity error)
detection and reporting on the secondary interface
of the bridge.
1
SERRE
RW
0x0
System Error Enable.
This bit controls forwarding of
ERR_COR, ERR_NONFATAL, ERR_FATAL from the sec-
ondary interface of the bridge to the primary interface.
Note that error reporting must be enabled in the Command
register or PCI Express Capability structure, Device Con-
trol register for errors to be reported on the primary inter-
face.
0x0 - (ignore) Do not forward errors from the secondary to
the primary interface.
0x1 - (report) Enable forwarding of errors from secondary
to the primary interface.
2
ISAEN
RO
0x0
ISA Enable.
The PES16NT2 does not support this feature.
3
VGAEN
RW
0x0
VGA Enable.
Controls the routing of processor-initiated
transactions targeting VGA.
0 - (lock) Do not forward VGA compatible addresses from
the primary interface to the secondary interface
1 - (forward) Forward VGA compatible addresses from the
primary to the secondary interface.
5:4
Reserved
RO
0x0
Reserved field.
Содержание 89HPES16NT2
Страница 14: ...DT List of Figures PES16NT2 User Manual viii April 15 2008 Notes...
Страница 20: ...IDT Register List PES16NT2 User Manual xiv April 15 2008 Notes...
Страница 32: ...IDT PES16NT2 Device Overview PES16NT2 User Manual 1 12 April 15 2008 Notes...
Страница 44: ...IDT Clocking Reset and Initialization Clock Operation PES16NT2 User Manual 2 12 April 15 2008 Notes...
Страница 50: ...IDT Link Operation PES16NT2 User Manual 3 6 April 15 2008 Notes...
Страница 62: ...IDT Power Management PES16NT2 User Manual 5 4 April 15 2008 Notes...
Страница 78: ...IDT SMBus Interfaces PES16NT2 User Manual 6 16 April 15 2008 Notes...
Страница 83: ...IDT NTB Upstream Port Failover PES16NT2 User Manual 7 5 April 15 2008 Notes...
Страница 84: ...IDT NTB Upstream Port Failover PES16NT2 User Manual 7 6 April 15 2008 Notes...
Страница 130: ...IDT Transparent Mode Operation PES16NT2 User Manual 9 44 April 15 2008 Notes...
Страница 284: ...IDT Non Transparent Mode Operation PES16NT2 User Manual 10 154 April 15 2008 Notes...