IDT Non-Transparent Mode Operation
PES16NT2 User Manual
10 - 117
April 15, 2008
Notes
PCEE_PCIEDCTL - PCI Express Device Control (0x048)
8:6
E0AL
RO
0x7
Endpoint L0s Acceptable Latency.
This field indicates
the acceptable total latency that an endpoint can withstand
due to transition from the L0s state to the L0 state. The
value is hardwired to 0x3 to indicate more than 4 us.
11:9
E1AL
RO
0x7
Endpoint L1 Acceptable Latency.
This field indicates the
acceptable total latency that an endpoint can withstand due
to transition from the L1 state to the L0 state. The value is
hardwired to 0x3 to indicate more than 64 us.
12
ABP
RO
0x0
Attention Button Present.
When set, this bit indicates that
an Attention Button is implemented on the card/module.
The value contained in Serial EEPROM may override this
default value.
13
AIP
RO
0x0
Attention Indicator Present.
When set, this bit indicates
that an Attention Indicator is implemented on the card/mod-
ule. The value contained in Serial EEPROM may override
this default value.
14
PIP
RO
0x0
Power Indicator Present.
When set, this bit indicates that
a Power Indicator is implemented on the card/module. The
value contained in Serial EEPROM may override this
default value.
31:15
Reserved
RO
0x0
Reserved field.
Bit
Field
Field
Name
Type
Default
Value
Description
0
CEREN
RW
0x0
Correctable Error Reporting Enable
. This bit controls
reporting of correctable errors.
1
NFEREN
RW
0x0
Non-Fatal Error Reporting Enable
. This bit controls
reporting of non-fatal errors.
2
FEREN
RW
0x0
Fatal Error Reporting Enable
. This bit controls reporting
of fatal errors.
3
URREN
RW
0x0
Unsupported Request Reporting Enable
. This bit con-
trols reporting of unsupported requests.
4
ERO
RW
0x1
Enable Relaxed Ordering
. When set, this bit enables
relaxed ordering. When this bit is cleared, the relaxed
ordering attributed is set to strongly ordered for all transac-
tions flowing from the opposite side of the non-transparent
bridge to the current side. When this bit is set, transactions
flow from the opposite side to the current side of the non-
transparent bridge without modification to the relaxed
ordering attribute.
Bit
Field
Field
Name
Type
Default
Value
Description
Содержание 89HPES16NT2
Страница 14: ...DT List of Figures PES16NT2 User Manual viii April 15 2008 Notes...
Страница 20: ...IDT Register List PES16NT2 User Manual xiv April 15 2008 Notes...
Страница 32: ...IDT PES16NT2 Device Overview PES16NT2 User Manual 1 12 April 15 2008 Notes...
Страница 44: ...IDT Clocking Reset and Initialization Clock Operation PES16NT2 User Manual 2 12 April 15 2008 Notes...
Страница 50: ...IDT Link Operation PES16NT2 User Manual 3 6 April 15 2008 Notes...
Страница 62: ...IDT Power Management PES16NT2 User Manual 5 4 April 15 2008 Notes...
Страница 78: ...IDT SMBus Interfaces PES16NT2 User Manual 6 16 April 15 2008 Notes...
Страница 83: ...IDT NTB Upstream Port Failover PES16NT2 User Manual 7 5 April 15 2008 Notes...
Страница 84: ...IDT NTB Upstream Port Failover PES16NT2 User Manual 7 6 April 15 2008 Notes...
Страница 130: ...IDT Transparent Mode Operation PES16NT2 User Manual 9 44 April 15 2008 Notes...
Страница 284: ...IDT Non Transparent Mode Operation PES16NT2 User Manual 10 154 April 15 2008 Notes...