IDT Non-Transparent Mode Operation
PES16NT2 User Manual
10 - 75
April 15, 2008
Notes
PCIE_NTBSTS - Non-Transparent Bridge Status (0x079)
2
OSCFGPROT
RW
0x0
1
Opposite Side Configuration Protection.
When this bit is
set, all configuration and BAR4 writes from the opposite
side of the non-transparent bridge to the internal or exter-
nal non-transparent bridge configuration capability struc-
ture are ignored (i.e., they are completed normally but do
not modify any values). Reads to this space via configura-
tion or BAR4 accesses when this bit is set return a value of
zero for all registers in the non-transparent bridge configu-
ration capability structure except for the NTBCFGC regis-
ter, which returns its actual value.
3
RAEN
RW
0x0
1
Reset Action Enable.
When set, this bit enables the side
effect specified by the Reset Action (RA) field in this regis-
ter when a fundamental or hot reset is detected on the
opposite side of the non-transparent bridge.
This field is only relevant for the internal side of the non-
transparent bridge and is read-only 0x0 in the external side
of the non-transparent bridge.
4
RA
RW
0x0
1
Reset Action.
This field specifies the action to be taken
when the RAEN bit is set in this register and a fundament
or hot reset is detected on the opposite side of the non-
transparent bridge.
This field is only relevant for the internal side of the non-
transparent bridge and is read-only 0x0 in the external side
of the non-transparent bridge.
0x0 -(thissidenotready) this side not ready. This causes the
OSMODE field in the NTBCTL register on the oppo-
site side of the non-transparent bridge to be set to not
ready.
0x1 -(oppositesidenotready) opposite side not ready. This
causes the OSMODE field in this register to be set to
not ready.
5
PEFR
RW
0x0
1
Propagate External Fundamental Reset.
When this bit is
set and the device is configured to operate in non-transpar-
ent mode, then assertion of the PENTBRSTN signal results
in a fundamental reset of the entire device.
6
Reserved
RO
0x0
Reserved field.
7
RST
RW
0x0
Fundamental Reset.
Writing a one to this bit initiates a
fundamental reset to the entire device. Writing a zero has
no effect. This field always returns a value of zero when
read.
1.
Not reset by external fundamental reset or internal/external hot reset
Bit
Field
Field
Name
Type
Default
Value
Description
0
OSFRD
RW1C
depends
on reset
condition
1
Opposite Side Fundamental Reset Detected.
This bit is
set when a fundamental reset is detected on the opposite
side of the non-transparent bridge.
Bit
Field
Field
Name
Type
Default
Value
Description
Содержание 89HPES16NT2
Страница 14: ...DT List of Figures PES16NT2 User Manual viii April 15 2008 Notes...
Страница 20: ...IDT Register List PES16NT2 User Manual xiv April 15 2008 Notes...
Страница 32: ...IDT PES16NT2 Device Overview PES16NT2 User Manual 1 12 April 15 2008 Notes...
Страница 44: ...IDT Clocking Reset and Initialization Clock Operation PES16NT2 User Manual 2 12 April 15 2008 Notes...
Страница 50: ...IDT Link Operation PES16NT2 User Manual 3 6 April 15 2008 Notes...
Страница 62: ...IDT Power Management PES16NT2 User Manual 5 4 April 15 2008 Notes...
Страница 78: ...IDT SMBus Interfaces PES16NT2 User Manual 6 16 April 15 2008 Notes...
Страница 83: ...IDT NTB Upstream Port Failover PES16NT2 User Manual 7 5 April 15 2008 Notes...
Страница 84: ...IDT NTB Upstream Port Failover PES16NT2 User Manual 7 6 April 15 2008 Notes...
Страница 130: ...IDT Transparent Mode Operation PES16NT2 User Manual 9 44 April 15 2008 Notes...
Страница 284: ...IDT Non Transparent Mode Operation PES16NT2 User Manual 10 154 April 15 2008 Notes...