IDT Non-Transparent Mode Operation
PES16NT2 User Manual
10 - 102
April 15, 2008
Notes
PCIE_TLPPCTL - TLP Processing Control (0x214)
PCIE_BARTLIMIT0 - BAR 0 Translated Limit Address (0x218)
Bit
Field
Field
Name
Type
Default
Value
Description
0
FRO
RW
0x0
Sticky
Force Relaxed Ordering.
When this bit is set, all TLPs in
which the relaxed attribute is applicable are modified as
dictated by the Relaxed Ordering Modification (ROM) field
in this register for TLPs flowing through the NTB from this
side to the opposite side.
When this bit is set, the state of the Enable Relaxed Order-
ing (ERO) bit in the PCI Express Device Control
(PCIEDCTL) is ignored and has no functional affect on the
operation of the device.
1
ROM
RW
0x0
Sticky
Relaxed Ordering Modification.
When the FRO bit is set
in this register, this field indicates the value that the
relaxed ordering attribute should take on for all TLPs flow-
ing through the NTB and in which the relaxed ordering
attribute is applicable.
0x0 - (zero) Clear relaxed ordering attribute
0x1 - (one) Set relaxed ordering attribute
2
FNS
RW
0x0
Sticky
Force No-Snoop.
When this bit is set, all TLPs in which
the no-snoop attribute is applicable are modified as dic-
tated by the No-Snoop Modification (NSM) field in this reg-
ister for TLPs flowing through the NTB from this side to the
opposite side.
3
NSM
RW
0x0
Sticky
No Snoop Modification.
When the FNS bit is set in this
register, this field indicates the value that the no-snoop
attribute should take on for all TLPs flowing through the
NTB and in which the no-snoop attribute is applicable.
0x0 - (zero) Clear no-snoop attribute
0x1 - (one) Set no-snoop attribute
31:4
Reserved
RO
0x0
Reserved field.
Bit
Field
Field
Name
Type
Default
Value
Description
3:0
Reserved
RO
0x0
Reserved field.
31:4
TLADDR
RW
0xFFF_FFFF
1
1.
Not reset by external fundamental reset or internal/external hot reset
Translated Limit Address.
This field specifies the trans-
lated limit address for transactions that map through BAR0
of the non-transparent bridge.
When 64-bit addressing is selected, the translated limit
address consists of the value in this field together with the
upper 32 bits of the address contained in the BARTBASE1
register.
A translation fails the limit test if the address is greater than
the value specified in this field.
Содержание 89HPES16NT2
Страница 14: ...DT List of Figures PES16NT2 User Manual viii April 15 2008 Notes...
Страница 20: ...IDT Register List PES16NT2 User Manual xiv April 15 2008 Notes...
Страница 32: ...IDT PES16NT2 Device Overview PES16NT2 User Manual 1 12 April 15 2008 Notes...
Страница 44: ...IDT Clocking Reset and Initialization Clock Operation PES16NT2 User Manual 2 12 April 15 2008 Notes...
Страница 50: ...IDT Link Operation PES16NT2 User Manual 3 6 April 15 2008 Notes...
Страница 62: ...IDT Power Management PES16NT2 User Manual 5 4 April 15 2008 Notes...
Страница 78: ...IDT SMBus Interfaces PES16NT2 User Manual 6 16 April 15 2008 Notes...
Страница 83: ...IDT NTB Upstream Port Failover PES16NT2 User Manual 7 5 April 15 2008 Notes...
Страница 84: ...IDT NTB Upstream Port Failover PES16NT2 User Manual 7 6 April 15 2008 Notes...
Страница 130: ...IDT Transparent Mode Operation PES16NT2 User Manual 9 44 April 15 2008 Notes...
Страница 284: ...IDT Non Transparent Mode Operation PES16NT2 User Manual 10 154 April 15 2008 Notes...