IDT Transparent Mode Operation
PES16NT2 User Manual
9 - 32
April 15, 2008
Notes
PA_GPIOCS - General Purpose I/O Control and Status (0x0A8)
4
PALREV
RW
HWINIT
Port A Lane Reversal.
When this bit is set, the lanes asso-
ciated with port A are reversed. The initial value of this reg-
ister corresponds to the state of the PALREV pin. However,
this value may be overridden by the serial EEPROM,
SMBus, or PCIe configuration write. Modifications to this bit
take effect the next time link training occurs.
5
Reserved
RO
0x0
Reserved field.
6
PCLREV
RW
HWINIT
Port C Lane Reversal.
When this bit is set, the lanes asso-
ciated with port C are reversed. The initial value of this reg-
ister corresponds to the state of the PCLREV pin.
However, this value may be overridden by the serial
EEPROM, SMBus, or PCIe configuration write. Modifica-
tions to this bit take effect the next time link training occurs.
7
Reserved
RO
0x0
Reserved field.
8
NTBROS
RW
0x0
Non-Transparent Bridge Reset Output Select.
This field
selects whether internal or external reset indication are sig-
nalled on the PECRSTN pin (GPIO[1] alternate function)
when the switch is configured to operate in non-transparent
mode.
0x0 -(extreset) external reset. In this mode, the PECRSTN
pin is asserted when an external hot or fundamental
reset is detected.
0x1 -(intreset) internal reset. In this mode, the PECRSTN
pin is asserted when an internal hot reset is detected.
Fundamental reset result in the GPIO pin being con-
figured as a GPIO input (i.e., tri-stated).
31:9
Reserved
RW
0x0
Reserved field.
Bit
Field
Field
Name
Type
Default
Value
Description
7:0
GPIOFUNC
RW
0x0
Sticky
GPIO Function.
Each bit in this field controls the corre-
sponding GPIO pin. When set to a one, the corresponding
GPIO pin operates as the alternate function as defined in
Chapter 8, General Purpose I/O. When a bit is cleared to a
zero, the corresponding GPIO pin operates as a general
purpose I/O pin.
15:8
GPIOCFG
RW
0x0
Sticky
GPIO Configuration.
Each bit in this field controls the cor-
responding GPIO pin. When a bit is configured as a gen-
eral purpose I/O pin and the corresponding bit in this field is
set, then the pin is configured as a GPIO output. When a
bit is configured as a general purpose I/O pin and the cor-
responding bit in this field is zero, then the pin is configured
as an input. When the pin is configured as an alternate
function, the behavior of the pin is defined by the alternate
function.
Bit
Field
Field
Name
Type
Default
Value
Description
Содержание 89HPES16NT2
Страница 14: ...DT List of Figures PES16NT2 User Manual viii April 15 2008 Notes...
Страница 20: ...IDT Register List PES16NT2 User Manual xiv April 15 2008 Notes...
Страница 32: ...IDT PES16NT2 Device Overview PES16NT2 User Manual 1 12 April 15 2008 Notes...
Страница 44: ...IDT Clocking Reset and Initialization Clock Operation PES16NT2 User Manual 2 12 April 15 2008 Notes...
Страница 50: ...IDT Link Operation PES16NT2 User Manual 3 6 April 15 2008 Notes...
Страница 62: ...IDT Power Management PES16NT2 User Manual 5 4 April 15 2008 Notes...
Страница 78: ...IDT SMBus Interfaces PES16NT2 User Manual 6 16 April 15 2008 Notes...
Страница 83: ...IDT NTB Upstream Port Failover PES16NT2 User Manual 7 5 April 15 2008 Notes...
Страница 84: ...IDT NTB Upstream Port Failover PES16NT2 User Manual 7 6 April 15 2008 Notes...
Страница 130: ...IDT Transparent Mode Operation PES16NT2 User Manual 9 44 April 15 2008 Notes...
Страница 284: ...IDT Non Transparent Mode Operation PES16NT2 User Manual 10 154 April 15 2008 Notes...