IDT PES16NT2 Device Overview
PES16NT2 User Manual
1 - 4
April 15, 2008
Notes
•
Two shared scratchpad registers
–
Allows up to sixteen masters to communicate through the non-transparent port
–
No limit on the number of supported outstanding transactions through the non-transparent bridge
–
Completely symmetric non-transparent bridge operation allows similar/same configuration soft-
ware to be run
–
Supports direct connection to a transparent or non-transparent port of another switch
Highly Integrated Solution
–
Requires no external components
–
Incorporates on-chip internal memory for packet buffering and queueing
–
Integrates sixteen 2.5 Gbps embedded full duplex SerDes, 8B/10B encoder/decoder (no separate
transceivers needed)
Reliability, Availability, and Serviceability (RAS) Features
–
Internal end-to-end parity protection on all TLPs ensures data integrity even in systems that do
not implement end-to-end CRC (ECRC)
–
Supports ECRC pass-through
–
Supports Hot-Swap
Power Management
–
Supports PCI Power Management Interface specification, Revision 1.1 (PCI-PM)
–
Unused SerDes are disabled
Testability and Debug Features
–
Built in SerDes Pseudo-Random Bit Stream (PRBS) generator
–
Ability to read and write any internal register via the SMBus
–
Ability to bypass link training and force any link into any mode
–
Provides statistics and performance counters
Two SMBus Interfaces
–
Slave interface provides full access to all software-visible registers by an external SMBus master
–
Master interface provides connection for an optional serial EEPROM used for initialization
–
Master and slave interfaces may be tied together so the switch can act as both master and slave
Eight General Purpose Input/Output pins
Packaged in a 23mm x 23mm 484-ball BCG with 1mm ball spacing
System Identification
Vendor ID
All vendor IDs in the device are hardwired to 0x111D which corresponds to Integrated Device Tech-
nology, Inc.
Device ID
The device IDs for the PES16NT2 are shown in Table 1.1.
PCI Device
Offset
Device ID
Transparent bridge associated with Port A
0x804C
Transparent bridge associated with Port C
0x804D
Internal NTB Endpoint associated with Port C
0x804E
External NTB Endpoint associated with Port C
0x804F
Table 1.1 PES16NT2 Offset Device IDs
Содержание 89HPES16NT2
Страница 14: ...DT List of Figures PES16NT2 User Manual viii April 15 2008 Notes...
Страница 20: ...IDT Register List PES16NT2 User Manual xiv April 15 2008 Notes...
Страница 32: ...IDT PES16NT2 Device Overview PES16NT2 User Manual 1 12 April 15 2008 Notes...
Страница 44: ...IDT Clocking Reset and Initialization Clock Operation PES16NT2 User Manual 2 12 April 15 2008 Notes...
Страница 50: ...IDT Link Operation PES16NT2 User Manual 3 6 April 15 2008 Notes...
Страница 62: ...IDT Power Management PES16NT2 User Manual 5 4 April 15 2008 Notes...
Страница 78: ...IDT SMBus Interfaces PES16NT2 User Manual 6 16 April 15 2008 Notes...
Страница 83: ...IDT NTB Upstream Port Failover PES16NT2 User Manual 7 5 April 15 2008 Notes...
Страница 84: ...IDT NTB Upstream Port Failover PES16NT2 User Manual 7 6 April 15 2008 Notes...
Страница 130: ...IDT Transparent Mode Operation PES16NT2 User Manual 9 44 April 15 2008 Notes...
Страница 284: ...IDT Non Transparent Mode Operation PES16NT2 User Manual 10 154 April 15 2008 Notes...