IDT Non-Transparent Mode Operation
PES16NT2 User Manual
10 - 109
April 15, 2008
Notes
PCEE_PCISTS - PCI Status (0x006)
Bit
Field
Field
Name
Type
Default
Value
Description
2:0
Reserved
RO
0x0
Reserved field.
3
INTS
RO
0x0
INTx Status.
This bit is set when an INTx interrupt is pend-
ing from the device.
INTx emulation interrupts forwarded by switch ports from
devices downstream of the bridge are not reflected in this
bit.
4
CAPL
RO
0x1
Capabilities List.
This bit is hardwired to one to indicate
that the bridge implements an extended capability list item.
5
C66MHZ
RO
0x0
66 MHz Capable.
Not applicable.
6
Reserved
RO
0x0
Reserved field.
7
RB2B
RO
0x0
Fast Back-to-Back (FB2B).
Not applicable.
8
MDPED
RW1C
0x0
Master Data Parity Error Detected.
This bit is set when
the PERRE bit is set in the PCI Command register and the
bridge receives a poisoned completion or poisoned write
request.
0x0 -(noerror) no error.
0x1 - (error) Poisoned write request or completion
received.
10:9
DEVT
RO
0x0
DEVSEL# TIming.
Not applicable.
11
STAS
RO
0x0
Signalled Target Abort.
Not applicable.
12
RTAS
RW1C
0x0
Received Target Abort.
This bit is set when the non-trans-
parent bridge receives a Completer Abort (CA) completion
status for a transaction it issued.
0x0 -(noerror) no error.
0x1 - (error) This bit is set when a Completer Abort (CA)
completion is received.
13
RMAS
RW1C
0x0
Received Master Abort.
This bit is set when the non-
transparent bridge receives a Unsupported Request (UR)
completion status for a transaction it issued.
0x0 - (noerror) no error.
0x1 - (error) This bit is set when a Unsupported Request
(UR) completion is received.
14
SSE
RW1C
0x0
Signalled System Error.
This bit is set when the non-
transparent bridge sends a ERR_FATAL or
ERR_NONFATAL message and the SERR Enable
(SERRE) bit is set in the PCICMD register.
0x0 - (noerror) no error.
0x1 - (error) This bit is set when a fatal or non-fatal error is
signalled.
15
DPE
RW1C
0x0
Detected Parity Error.
This bit is set by the non-transpar-
ent bridge whenever it receives a poisoned TLP regardless
of the state of the PERRE bit in the PCI Command register
Содержание 89HPES16NT2
Страница 14: ...DT List of Figures PES16NT2 User Manual viii April 15 2008 Notes...
Страница 20: ...IDT Register List PES16NT2 User Manual xiv April 15 2008 Notes...
Страница 32: ...IDT PES16NT2 Device Overview PES16NT2 User Manual 1 12 April 15 2008 Notes...
Страница 44: ...IDT Clocking Reset and Initialization Clock Operation PES16NT2 User Manual 2 12 April 15 2008 Notes...
Страница 50: ...IDT Link Operation PES16NT2 User Manual 3 6 April 15 2008 Notes...
Страница 62: ...IDT Power Management PES16NT2 User Manual 5 4 April 15 2008 Notes...
Страница 78: ...IDT SMBus Interfaces PES16NT2 User Manual 6 16 April 15 2008 Notes...
Страница 83: ...IDT NTB Upstream Port Failover PES16NT2 User Manual 7 5 April 15 2008 Notes...
Страница 84: ...IDT NTB Upstream Port Failover PES16NT2 User Manual 7 6 April 15 2008 Notes...
Страница 130: ...IDT Transparent Mode Operation PES16NT2 User Manual 9 44 April 15 2008 Notes...
Страница 284: ...IDT Non Transparent Mode Operation PES16NT2 User Manual 10 154 April 15 2008 Notes...