IDT Non-Transparent Mode Operation
PES16NT2 User Manual
10 - 66
April 15, 2008
Notes
PCIE_BAR4 - Base Address Register 4 (0x020)
The entire configuration space of the non-transparent bridge may be mapped in to PCI Express memory
space using this BAR. Software should ensure that there are four or less outstanding read transactions to
BAR4 mapped memory. Exceeding this number of outstanding transactions may result in completions being
dropped.
2:1
TYPE
RO
—
Address Type.
When the MEMSI field indicates memory
space, this field specifies if a 32-bit or 64-bit address for-
mat is used.
Since this is an odd-numbered BAR, it can only be config-
ured for a 32-bit address format.
0x0 - (addr32) 32-bit addressing. Located in lower 4 GB
address space.
0x1 - (reserved) reserved.
0x1 - (reserved) reserved.
0x3 - (reserved) reserved.
3
PREF
RO
—
Prefetchable.
If the MEMSI field selects memory, this field
indicates if the memory is prefetchable. When the MEMSI
field indicates I/O space, this field is always zero.
The value of this field is determined by the MEMSI field in
the BARSETUP3 register.
0x0 - (nonprefetch) non-prefetchable.
0x1 - (prefetch) prefetchable.
31:4
BADDR
RW
0x0
Base Address.
This field specifies the address bits to be
used by the non-transparent bridge in decoding and
accepting transactions. See the PCI and PCI Express
specifications for more information.
The value of the SIZE field in the BARSETUP3 register
controls which bits in this field may be modified. Bits that
cannot be modified are always zero.
Bit
Field
Field
Name
Type
Default
Value
Description
0
MEMSI
RO
0x0
Memory Space Indicator.
This bit determines if the base
address register maps into memory space or I/O space.
Memory space is always selected.
0x0 - (memory) memory space.
0x1 - (io) I/O space.
2:1
TYPE
RO
0x0
Address Type.
32-bit address is always selected.
3
PREF
RO
0x0
Prefetchable.
Configuration registers are always non-
prefetchable.
6:4
Reserved
RO
0x0
Reserved field.
31:7
BADDR
RW
0x0
Base Address.
This field specifies the address bits to be
used by the non-transparent bridge in decoding and
accepting transactions. See the PCI and PCI Express
specifications for more information.
This space always requests a memory size of 4KB.
Bit
Field
Field
Name
Type
Default
Value
Description
Содержание 89HPES16NT2
Страница 14: ...DT List of Figures PES16NT2 User Manual viii April 15 2008 Notes...
Страница 20: ...IDT Register List PES16NT2 User Manual xiv April 15 2008 Notes...
Страница 32: ...IDT PES16NT2 Device Overview PES16NT2 User Manual 1 12 April 15 2008 Notes...
Страница 44: ...IDT Clocking Reset and Initialization Clock Operation PES16NT2 User Manual 2 12 April 15 2008 Notes...
Страница 50: ...IDT Link Operation PES16NT2 User Manual 3 6 April 15 2008 Notes...
Страница 62: ...IDT Power Management PES16NT2 User Manual 5 4 April 15 2008 Notes...
Страница 78: ...IDT SMBus Interfaces PES16NT2 User Manual 6 16 April 15 2008 Notes...
Страница 83: ...IDT NTB Upstream Port Failover PES16NT2 User Manual 7 5 April 15 2008 Notes...
Страница 84: ...IDT NTB Upstream Port Failover PES16NT2 User Manual 7 6 April 15 2008 Notes...
Страница 130: ...IDT Transparent Mode Operation PES16NT2 User Manual 9 44 April 15 2008 Notes...
Страница 284: ...IDT Non Transparent Mode Operation PES16NT2 User Manual 10 154 April 15 2008 Notes...