IDT Non-Transparent Mode Operation
PES16NT2 User Manual
10 - 143
April 15, 2008
Notes
Power Management Capability Structure
PCEE_PMCAP - PCI Power Management Capabilities (0x0F0)
20:18
OSPSTATEM
RW
0x0
Opposite Side Power State Modification Configuration.
This field encodes the action taken when the OSPSTATEM
bit in the INTSTS register is set, or cleared when INTx
interrupt signalling is enabled.
Regardless of the value of this field, an MSI is only sent
when Enable (EN) bit is set in the MSICAP register. Simi-
larly, and INTx message is only sent if not disabled by the
INTXD bit in the PCICMD register.
The action (i.e., this field) should not be modified while the
corresponding bit is set. Modifying the action when the cor-
responding bit is set produces undefined results.
0x0 -(disabled) interrupt is masked/disabled.
0x1 -(msi) send a Message Signalled Interrupt (MSI) as
specified by the MSI capability structure.
0x2 -(int_a) generate INTA assertion and negation mes-
sages.
0x3 -(int_b) generate INTB assertion and negation mes-
sages.
0x4 -(int_c) generate INTC assertion and negation mes-
sages.
0x5 -(int_d) generate INTD assertion and negation mes-
sages.
0x6 though 0x7 -(reserved) reserved.
28:21
Reserved
RO
0x0
Reserved field.
31:29
MSITC
RW
0x0
MSI Traffic Class.
This field contains the traffic class to be
used with MSI transaction.
0x0 -(tc0) traffic class 0
0x1 -(tc1) traffic class 1
0x2 -(tc2) traffic class 2
0x3 -(tc3) traffic class 3
0x4 -(tc4) traffic class 4
0x5 -(tc5) traffic class 5
0x6 -(tc6) traffic class 6
0x7 -(tc7) traffic class 7
Bit
Field
Field
Name
Type
Default
Value
Description
7:0
CAPID
RO
0x1
Capability ID
. The value of 0x1 identifies this capability as
a PCI power management capability structure.
15:8
NXTPTR
RO
0x0
Next Pointer
. This field contains 0x0 indicating that it is the
last capability.
18:16
VER
RO
0x2
Power Management Capability Version.
This field indi-
cates compliance with version two of the specification.
19
PMECLK
RO
0x0
PME Clock.
Does not apply to PCI Express.
20
Reserved
RO
0x0
Reserved field.
Bit
Field
Field
Name
Type
Default
Value
Description
Содержание 89HPES16NT2
Страница 14: ...DT List of Figures PES16NT2 User Manual viii April 15 2008 Notes...
Страница 20: ...IDT Register List PES16NT2 User Manual xiv April 15 2008 Notes...
Страница 32: ...IDT PES16NT2 Device Overview PES16NT2 User Manual 1 12 April 15 2008 Notes...
Страница 44: ...IDT Clocking Reset and Initialization Clock Operation PES16NT2 User Manual 2 12 April 15 2008 Notes...
Страница 50: ...IDT Link Operation PES16NT2 User Manual 3 6 April 15 2008 Notes...
Страница 62: ...IDT Power Management PES16NT2 User Manual 5 4 April 15 2008 Notes...
Страница 78: ...IDT SMBus Interfaces PES16NT2 User Manual 6 16 April 15 2008 Notes...
Страница 83: ...IDT NTB Upstream Port Failover PES16NT2 User Manual 7 5 April 15 2008 Notes...
Страница 84: ...IDT NTB Upstream Port Failover PES16NT2 User Manual 7 6 April 15 2008 Notes...
Страница 130: ...IDT Transparent Mode Operation PES16NT2 User Manual 9 44 April 15 2008 Notes...
Страница 284: ...IDT Non Transparent Mode Operation PES16NT2 User Manual 10 154 April 15 2008 Notes...