Appendix C. Pin States
C.1 Pin States in Each Mode
Table C-1. Pin States
Pin
MCU
Hardware
Software
Sleep
Normal
name
mode
Reset
standby
standby
mode
operation
P1
7
– P1
0
1
Low
3-State
Low
Prev. state
A
7
– A
0
A
7
– A
0
2
3-State
Low if
(Addr.
Addr. output
DDR = 1,
output pins: or input port
Prev. state
last address
if DDR = 0 accessed)
3
Prev. state
I/O port
P2
7
– P2
0
1
Low
3-State
Low
Prev. state
A
15
–A
8
output
A
15
– A
8
2
3-State
Low if
(Addr.
Addr. output
DDR = 1,
output pins: or input port
Prev. state
last address
if DDR = 0 accessed)
3
Prev. state
I/O port
P3
7
– P3
0
1
3-State
3-State
3-State
3-State
D
7
– D
0
D
7
– D
0
2
3
Prev. state
Prev. state
I/O port
P4
7
/WAIT
1
3-State
3-State
3-State
3-State
WAIT
2
3
Prev. state
Prev. state
I/O port
P4
6
/Ø
1
Clock
3-State
High
Clock
Clock
2
output
output
output
3
3-State
High if
Clock output Clock output
DDR = 1,
if DDR = 1,
if DDR = 1,
3-state if
3-state if
input port if
DDR = 0
DDR = 0
DDR = 0
Notes: 1.
3-State: High-impedance state
2.
Prev. state: Previous state. Input ports are in the high-impedance state (with the MOS
pull-up on if PCR = 1). Output ports hold their previous output level.
3.
I/O port: Direction depends on the data direction (DDR) bit. Note that these pins may
also be used by the on-chip supporting modules.
See section 5, “I/O Ports,” for further information.
317
Содержание H8/326 Series
Страница 67: ...58 ...
Страница 121: ...112 ...
Страница 274: ... 3 Clock Settling Timing Ø VCC RES STBY tOSC1 tOSC1 Figure 14 8 Clock Setting Timing 265 ...
Страница 279: ...270 ...