SSR—Serial Status Register
H'FFDC
SCI
Bit
7
6
5
4
3
2
1
0
TDRE
RDRF
ORER
FER
PER
TEND
MPB
MPBT
Initial value
1
0
0
0
0
0
0
0
Read/Write
R/(W)* R/(W)*
R/(W)*
R/(W)* R/(W)*
R
R
R/W
Multiprocessor Bit Transfer
0 Multiprocessor bit = “0” in transmit data.
1 Multiprocessor bit = “1” in transmit data.
Multiprocessor Bit
0 Multiprocessor bit = “0” in receive data.
1 Multiprocessor bit = “1” in receive data.
Transmit End
0 Cleared when CPU reads TDRE = “1,” then writes “0” in TDRE.
1 Set to “1” when TE = “0,” or when TDRE = “1” at the end of
character transmission.
Parity Error
0 Cleared when CPU reads PER = “1,” then writes “0” in PER.
1 Set when a parity error occurs (parity of receive data does not match
parity selected by O/E bit in SMR).
Framing Error
0 Cleared when CPU reads FER = “1,” then writes “0” in FER.
1 Set when a framing error occurs (stop bit is “0”).
Overrun Error
0 Cleared when CPU reads ORER = “1,” then writes “0” in ORER.
1 Set when an overrun error occurs (next data is completely received while
RDRF bit is set to “1”).
Receive Data Register Full
0 Cleared when CPU reads RDRF = “1,” then writes “0” in RDRF.
1 Set when one character is received normally and transferred from RSR to RDR.
Transmit Data Register Empty
0 Cleared when CPU reads TDRE = “1,” then writes “0” in TDRE
1 Set when:
1. Data is transferred from TDR to TSR.
2. TE is cleared while TDRE = “0.”
Note: * Software can write a “0” in bits 7 to 3 to clear the flags, but cannot write a “1” in these bits.
313
Содержание H8/326 Series
Страница 67: ...58 ...
Страница 121: ...112 ...
Страница 274: ... 3 Clock Settling Timing Ø VCC RES STBY tOSC1 tOSC1 Figure 14 8 Clock Setting Timing 265 ...
Страница 279: ...270 ...