Table 5-7 indicates the states of the input pull-up transistors in each operating mode.
Table 5-7. States of Input Pull-Up Transistors (Port 2)
Mode
Reset
Hardware standby
Software standby
Other operating modes
1
Off
Off
Off
Off
2
Off
Off
On/off
On/off
3
Off
Off
On/off
On/off
Notes: Off:
The input pull-up transistor is always off.
On/off: The input pull-up transistor is on if P2PCR = “1” and P2DDR = “0,” but off
otherwise.
Figure 5-2 shows a schematic diagram of port 2.
Figure 5-2. Port 2 Schematic Diagram
P2
n
Hardware
standby
Mode 3
Mode 1 or 2
RP2
Reset
Reset
Mode 1
Reset
WP2
WP2D
WP2P
R
R
S
R
Q
Q
Q
D
D
D
P2
n
DR
P2n DDR
P2
n
PCR
C
C
C
*
RP2P
Internal address bus
WP2P:
WP2D:
WP2:
RP2P :
RP2:
n = 0 to 7
Note: Set-priority
*
Write Port 2 PCR
Write Port 2 DDR
Write Port 2
Read Port 2 PCR
Read Port 2
Internal data bus
83
Содержание H8/326 Series
Страница 67: ...58 ...
Страница 121: ...112 ...
Страница 274: ... 3 Clock Settling Timing Ø VCC RES STBY tOSC1 tOSC1 Figure 14 8 Clock Setting Timing 265 ...
Страница 279: ...270 ...