(3) Timing of Compare-Match Clear: Depending on the CCLR1 and CCLR0 bits in the TCR,
the timer counter can be cleared when compare-match A or B occurs. Figure 7-7 shows the timing
of this operation.
Figure 7-7. Timing of Compare-Match Clear
7.3.3 External Reset of TCNT
When the CCLR1 and CCLR0 bits in the TCR are both set to “1,” the timer counter is cleared on
the rising edge of an external reset input. Figure 7-8 shows the timing of this operation. The timer
reset pulse width must be at least 1.5 system clock periods.
Figure 7-8. Timing of External Reset
N
H'00
Internal
compare-match
signal
TCNT
ø
Ø
External reset
input (TMRI)
Internal clear
pulse
TCNT
N
N – 1
H'00
ø
Ø
155
Содержание H8/326 Series
Страница 67: ...58 ...
Страница 121: ...112 ...
Страница 274: ... 3 Clock Settling Timing Ø VCC RES STBY tOSC1 tOSC1 Figure 14 8 Clock Setting Timing 265 ...
Страница 279: ...270 ...