Bit 4—Input Capture Interrupt D Enable (ICIDE): This bit selects whether to request input
capture interrupt D (ICID) when input capture flag D (ICFD) in the timer status/control register
(TCSR) is set to “1.”
Bit 3—Output Compare Interrupt A Enable (OCIAE): This bit selects whether to request
output compare interrupt A (OCIA) when output compare flag A (OCFA) in the timer status/control
register (TCSR) is set to “1.”
Bit 2—Output Compare Interrupt B Enable (OCIBE): This bit selects whether to request
output compare interrupt B (OCIB) when output compare flag B (OCFB) in the timer status/control
register (TCSR) is set to “1.”
Bit 1—Timer Overflow Interrupt Enable (OVIE): This bit selects whether to request a free-
running timer overflow interrupt (FOVI) when the timer overflow flag (OVF) in the timer
status/control register (TCSR) is set to “1.”
Bit 5
ICICE
Description
0
Input capture interrupt request C (ICIC) is disabled.
(Initial value)
1
Input capture interrupt request C (ICIC) is enabled.
Bit 4
ICIDE
Description
0
Input capture interrupt request D (ICID) is disabled.
(Initial value)
1
Input capture interrupt request D (ICID) is enabled.
Bit 3
OCIAE
Description
0
Output compare interrupt request A (OCIA) is disabled.
(Initial value)
1
Output compare interrupt request A (OCIA) is enabled.
Bit 2
OCIBE
Description
0
Output compare interrupt request B (OCIB) is disabled.
(Initial value)
1
Output compare interrupt request B (OCIB) is enabled.
121
Содержание H8/326 Series
Страница 67: ...58 ...
Страница 121: ...112 ...
Страница 274: ... 3 Clock Settling Timing Ø VCC RES STBY tOSC1 tOSC1 Figure 14 8 Clock Setting Timing 265 ...
Страница 279: ...270 ...