Figure 6-4 (b). Read Access to FRC (when FRC Contains H'AA55)
6.4 Operation
6.4.1 FRC Incrementation Timing
The FRC increments on a pulse generated once for each period of the selected (internal or external)
clock source. The clock source is selected by bits CKS0 and CKS1 in the TCR.
Internal Clock: The internal clock sources (Ø/2, Ø/8, Ø/32) are created from the system clock (Ø)
by a prescaler. The FRC increments on a pulse generated from the falling edge of the prescaler
output. See figure 6-5.
(1) Upper byte read
Bus interface
Module data bus
CPU reads
data H'AA
TEMP
[H'55]
FRC H
[H'AA]
FRC L
[H'55]
(2) Lower byte read
Bus interface
Module data bus
CPU reads
data H'55
TEMP
[H'55]
FRC H
[ ]
FRC L
[ ]
130
Содержание H8/326 Series
Страница 67: ...58 ...
Страница 121: ...112 ...
Страница 274: ... 3 Clock Settling Timing Ø VCC RES STBY tOSC1 tOSC1 Figure 14 8 Clock Setting Timing 265 ...
Страница 279: ...270 ...